A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-μm digital CMOS

被引:111
|
作者
Sandner, C [1 ]
Clara, M [1 ]
Santner, A [1 ]
Hartig, T [1 ]
Kuttner, F [1 ]
机构
[1] Infineon Technol Austria, Dev Ctr Villach, A-9500 Villach, Austria
关键词
capacitive interpolation; data converter; flash ADC; sampling;
D O I
10.1109/JSSC.2005.847215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a 6-bit 1.2-GS/s flash-ADC with wide analog bandwidth and low power, realized in a standard digital 0.13 mu m CMOS copper technology. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GS/s the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MS/s we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively,. The module area is 0.12 mm(2).
引用
收藏
页码:1499 / 1505
页数:7
相关论文
共 50 条
  • [31] Low-power Architecture for A 6-bit 1.6GS/s Flash A/D Converter
    Kim, Jinwoo
    Kim, Moo-Young
    Lee, Ho-Kyu
    Jung, Inhwa
    Kim, Chulwoo
    2009 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2009, : 39 - 40
  • [32] A 1-V 1-GS/s 6-bit Low-Power Flash ADC in 90-nm CMOS with 15.75 mW Power Consumption
    Lad, Kirankumar
    Bhat, M. S.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [33] A "digital" 6-bit ADC in 0.25-μm CMOS
    Donovan, C
    Flynn, MP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 432 - 437
  • [34] A 6-bit 2 GS/s ADC in 65 nm CMOS
    WANG HaoNan
    WANG Tao
    YAO YuFeng
    WANG Hui
    CHENG YuHua
    ScienceChina(InformationSciences), 2014, 57 (06) : 294 - 298
  • [35] A 6-bit 2 GS/s ADC in 65 nm CMOS
    Wang HaoNan
    Wang Tao
    Yao YuFeng
    Wang Hui
    Cheng YuHua
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (06) : 1 - 5
  • [36] A 6-Bit 800MS/s Flash ADC in 0.35μm CMOS
    Ghasemzadeh, Mehdi
    Soltani, Arefeh
    Akbari, Amin
    Hadidi, Khayrollah
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 234 - 238
  • [37] A 6-bit 2 GS/s ADC in 65 nm CMOS
    HaoNan Wang
    Tao Wang
    YuFeng Yao
    Hui Wang
    YuHua Cheng
    Science China Information Sciences, 2014, 57 : 1 - 5
  • [38] Design and Analysis of 4-bit 1.2GS/s Low Power CMOS Clocked Flash ADC
    Prathiba, G.
    Santhi, M.
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 31 (03): : 1611 - 1626
  • [39] A 4GS/s 6b flash ADC in 0.13μm CMOS
    Paulus, C
    Blüthgen, HM
    Löw, M
    Sicheneder, E
    Brüls, N
    Courtois, A
    Tiebout, M
    Thewes, R
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 420 - 423
  • [40] A 6-Bit 130-MS/s Low-Power Tracking ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Bayoumi, Magdy A.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 304 - 307