A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-μm digital CMOS

被引:111
|
作者
Sandner, C [1 ]
Clara, M [1 ]
Santner, A [1 ]
Hartig, T [1 ]
Kuttner, F [1 ]
机构
[1] Infineon Technol Austria, Dev Ctr Villach, A-9500 Villach, Austria
关键词
capacitive interpolation; data converter; flash ADC; sampling;
D O I
10.1109/JSSC.2005.847215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a 6-bit 1.2-GS/s flash-ADC with wide analog bandwidth and low power, realized in a standard digital 0.13 mu m CMOS copper technology. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GS/s the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MS/s we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively,. The module area is 0.12 mm(2).
引用
收藏
页码:1499 / 1505
页数:7
相关论文
共 50 条
  • [21] A 1-GS/s 6-bit Flash ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Gosh, Soumik
    Bayoumi, Magdy A.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 144 - 147
  • [22] A New Architecture of Thermometer to Binary Decoder in a Low-Power 6-bit 1.5GS/s Flash ADC
    Keyhanazar, Mohammad
    Kalami, Arash
    Amini, Abdollah
    PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 65 - 68
  • [23] A 'digital' 6-bit ADC in 0.25μm CMOS
    Donovan, C
    Flynn, MP
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 145 - 148
  • [24] A 6-bit 2.5-GS/s flash ADC using comparator redundancy for low power in 90 nm CMOS
    Sundstrom, Timmy
    Alvandpour, Atila
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 64 (03) : 215 - 222
  • [25] A 6-bit 2.5-GS/s flash ADC using comparator redundancy for low power in 90 nm CMOS
    Timmy Sundström
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2010, 64 : 215 - 222
  • [26] An Effective 6-bit Flash ADC using Low Power CMOS Technology
    Reddy, M. Subba
    Rahaman, S. Tipu
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [27] A power scalable 6-bit 1.2GS/s flash ADC with power on/off Track-and-Hold and preamplifier
    Wei, He-Gong
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 5 - +
  • [28] A Low-Power Wilkinson-type ADC for CdZnTe Detectors in 0.13-μm CMOS
    Beikahmadi, Mohammad
    Mirabbasi, Shahriar
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 730 - 733
  • [29] A 1-GS/s CMOS 6-bit flash ADC with an offset calibrating method
    Chang, Chih-Hsiang
    Hsiao, Chih-Yi
    Yang, Ching-Yuan
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 232 - 235
  • [30] 6-bit 1.6GS/s ADC with low input capacitance in a 0.18μm CMOS
    Chen, Chun-Chieh
    Chung, Yu-Lun
    Chiu, Chen-I
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 288 - 291