A 42-dBΩ 25-Gb/s CMOS Transimpedance Amplifier With Multiple-Peaking Scheme for Optical Communications

被引:26
|
作者
Pan, Quan [1 ]
Wang, Yipeng [2 ]
Yue, C. Patrick [3 ]
机构
[1] Southern Univ Sci & Technol, Dept Elect & Elect Engn, Shenzhen 518055, Guangdong, Peoples R China
[2] Xilinx, Wireline High Speed Transeiver Grp, Singapore, Singapore
[3] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
CMOS optical receiver; transimpedance amplifier (TIA); inductive peaking; bandwidth enhancement; integrated low dropout regulator (LDO); RECEIVER;
D O I
10.1109/TCSII.2019.2901601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a low-power, broadband, inverter-based transimpedance amplifier (TIA) design employing the input series peaking and shunt-shunt inductive feedback in a 65-nm CMOS process. The design optimization of the TIA core amplifier is described in detail. The proposed multiple-peaking scheme incorporates an input bond-wire and two on-chip inductors to mitigate the photodetector capacitive loading, achieving an overall bandwidth enhancement ratio of 2.8. A transimpedance gain of 42 dB Omega is measured up to 24 GHz without the off-chip photodetector capacitance. A low-dropout regulator (LDO) with full-spectrum power supply rejection is integrated to suppress supply noise and parasitic effect due to the power supply bond-wires. Optical measurements at 25 Gb/s show that the data eye RMS and peak-to-peak jitters are improved by 15% and 24%, respectively, when the LDO is enabled. The measured TIA sensitivity is -7.3 dBm at 25 Gb/s with a BER < 10(-12) for a 2(15)-1 PRBS optical input. The 1-V TIA with on-chip LDO consumes 3 mW from a 1.2-V external power supply.
引用
收藏
页码:72 / 76
页数:5
相关论文
共 50 条
  • [41] A Compact 4 x 25-Gb/s 3.0 mW/Gb/s CMOS-Based Optical Receiver for Board-to-Board Interconnects
    Takemoto, Takashi
    Yuki, Fumio
    Yamashita, Hiroki
    Lee, Yong
    Saito, Tatsuya
    Tsuji, Shinji
    Nishimura, Shinji
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2010, 28 (23) : 3343 - 3350
  • [42] A 25-Gb/s,-10.8-dBm Input Sensitivity, PD-Bandwidth Tolerant CMOS Optical Receiver
    Huang, Shih-Hao
    Chen, Wei-Zen
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [43] A 25-Gb/s Monolithic Optical Transmitter With Micro-Ring Modulator in 130-nm SoI CMOS
    Li, Jun
    Li, Guoliang
    Zheng, Xuezhe
    Raj, Kannan
    Krishnamoorthy, Ashok V.
    Buckwalter, James F.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2013, 25 (19) : 1901 - 1903
  • [44] A 40-Gb/s, digitally programmable peaking limiting amplifier with 20-dB differential gain in 90-nm CMOS
    Weiss, Jonas R. M.
    Schmatz, Martin L.
    Jaeckel, Heinz
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 393 - +
  • [45] A 45 Gb/s, 98 fJ/bit, 0.02 mm2 Transimpedance Amplifier with Peaking-Dedicated Inductor in 65-nm CMOS
    Tsuchiya, Akira
    Hiratsuka, Akitaka
    Tanaka, Kenji
    Fukuyama, Hiroyuki
    Miura, Naoki
    Nosaka, Hideyuki
    Onodera, Hidetoshi
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 150 - 154
  • [46] 25-Gb/s 6.5-pJ/bit 90-nm CMOS-Driven Multimode Optical Link
    Schow, Clint L.
    Rylyakov, Alexander V.
    Baks, Christian
    Doany, Fuad E.
    Kash, Jeff A.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2012, 24 (10) : 824 - 826
  • [47] Symmetrical 25-Gb/s TDM-PON With 31.5-dB Optical Power Budget Using Only Off-the-Shelf 10-Gb/s Optical Components
    van Veen, Doutje T.
    Houtsma, Vincent E.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2016, 34 (07) : 1636 - 1642
  • [48] A. 40-Gb/s, digitally programmable peaking limiting amplifier with 20-dB differential gain in 90-nm CMOS
    Weiss, Jonas R. M.
    Schmatz, Martin L.
    Jaeckel, Heinz
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 349 - 352
  • [49] Design of a 45 Gb/s, 98 fJ/bit, 0.02 mm2 Transimpedance Amplifier with Peaking-Dedicated Inductor in 65-nm CMOS
    Tsuchiya, Akira
    Hiratsuka, Akitaka
    Tanaka, Kenji
    Fukuyama, Hiroyuki
    Miura, Naoki
    Nosaka, Hideyuki
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (10) : 489 - 496
  • [50] RETRACTED: A 54 dBΩ+42 dB 10 gb/s SiGe Transimpedance Limiting amplifier using bootstrap photodiode. capacitance neutralization and vertical threshold adjustment (Retracted Article)
    Maxim, Adrian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 1851 - 1864