A 42-dBΩ 25-Gb/s CMOS Transimpedance Amplifier With Multiple-Peaking Scheme for Optical Communications

被引:26
|
作者
Pan, Quan [1 ]
Wang, Yipeng [2 ]
Yue, C. Patrick [3 ]
机构
[1] Southern Univ Sci & Technol, Dept Elect & Elect Engn, Shenzhen 518055, Guangdong, Peoples R China
[2] Xilinx, Wireline High Speed Transeiver Grp, Singapore, Singapore
[3] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
CMOS optical receiver; transimpedance amplifier (TIA); inductive peaking; bandwidth enhancement; integrated low dropout regulator (LDO); RECEIVER;
D O I
10.1109/TCSII.2019.2901601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a low-power, broadband, inverter-based transimpedance amplifier (TIA) design employing the input series peaking and shunt-shunt inductive feedback in a 65-nm CMOS process. The design optimization of the TIA core amplifier is described in detail. The proposed multiple-peaking scheme incorporates an input bond-wire and two on-chip inductors to mitigate the photodetector capacitive loading, achieving an overall bandwidth enhancement ratio of 2.8. A transimpedance gain of 42 dB Omega is measured up to 24 GHz without the off-chip photodetector capacitance. A low-dropout regulator (LDO) with full-spectrum power supply rejection is integrated to suppress supply noise and parasitic effect due to the power supply bond-wires. Optical measurements at 25 Gb/s show that the data eye RMS and peak-to-peak jitters are improved by 15% and 24%, respectively, when the LDO is enabled. The measured TIA sensitivity is -7.3 dBm at 25 Gb/s with a BER < 10(-12) for a 2(15)-1 PRBS optical input. The 1-V TIA with on-chip LDO consumes 3 mW from a 1.2-V external power supply.
引用
收藏
页码:72 / 76
页数:5
相关论文
共 50 条
  • [21] A 3.125-Gb/s inductorless transimpedance amplifier for optical communication in 0.35μm CMOS
    徐晖
    冯军
    刘全
    李伟
    半导体学报, 2011, 32 (10) : 97 - 102
  • [22] A 3.125 Gb/s limit amplifier in CMOS with 42 dB gain and 1 μs offset compensation
    Crain, EA
    Perrott, MH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) : 443 - 451
  • [23] Low-Jitter Design for 25-Gb/s CMOS-Based Optical Interconnects
    Takemoto, Takashi
    Yamashita, Hiroki
    Matsuoka, Yasunobu
    Lee, Yong
    Yazaki, Toru
    Chujo, Norio
    Kokubo, Masaru
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2015, 33 (23) : 4891 - 4898
  • [24] A 25-Gb/s 49-mW CMOS-Driven Equalized Optical Link
    Lee, B. G.
    Proesel, J.
    Rylyakov, A. V.
    Baks, C.
    Li, N. Y.
    Xie, C.
    Jackson, K. P.
    Schow, C. L.
    2012 IEEE PHOTONICS CONFERENCE (IPC), 2012, : 129 - +
  • [25] A 25-Gb/s Optical Receiver Front-end in 65-nm CMOS
    Chang, Xu
    Zhang, Changchun
    Yuan, Feng
    Zhang, Yi
    Zhang, Ying
    2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 1650 - 1656
  • [26] A 6 Gb/s Low Power Transimpedance Amplifier with Inductor Peaking and Gain Control for 4-channel Passive Optical Network in 0.13 μm CMOS
    Lee, Juri
    Park, Hyung Gu
    Kim, In Seong
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    Seo, Munkyo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (01) : 122 - 130
  • [27] A 3.125-Gb/s inductorless transimpedance amplifier for optical communication in 0.35 mu m CMOS
    Xu Hui
    Feng Jun
    Liu Quan
    Li Wei
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [28] A 25-Gb/s, 2.8-mW/Gb/s Low Power CMOS Optical Receiver for 100-Gb/s Ethernet Solution
    Takemoto, Takashi
    Yuuki, Fumio
    Yamashita, Hiroki
    Ban, Takuma
    Kono, Masashi
    Lee, Yong
    Saito, Testuya
    Tsuji, Shinji
    Nishimura, Shinji
    2009 35TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2009,
  • [29] A 20mW 85dBΩ 1.25Gb/s CMOS transimpedance amplifier with photodiode capacitance cancellation
    Tsai, CM
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 408 - 409
  • [30] An 18-mW two-stage CMOS transimpedance amplifier for 10 Gb/s optical application
    Wang, Chao-Yung
    Wang, Chao-Shiun
    Wang, Chorng-Kuang
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 412 - 415