A New Multilevel Inverter Topology with Reduced DC Sources

被引:14
作者
Rawa, Muhyaddin [1 ,2 ]
Prem, P. [3 ]
Ali, Jagabar Sathik Mohamed [4 ,5 ]
Siddique, Marif Daula [6 ]
Mekhilef, Saad [1 ,6 ,7 ]
Wahyudie, Addy [8 ,9 ]
Seyedmahmoudian, Mehdi [7 ]
Stojcevski, Alex [7 ]
机构
[1] King Abdulaziz Univ, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[3] Switchgear Electromech, Chennai 600082, Tamil Nadu, India
[4] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kattankulathur Campus, Kattankulathur 603203, India
[5] Prince Sultan Univ, Coll Engn, Renewable Energy Lab, Riyadh 11586, Saudi Arabia
[6] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[7] Swinburne Univ Technol, Fac Sci Engn & Technol, Sch Software & Elect Engn, Victoria, Vic 3122, Australia
[8] United Arab Emirates Univ, Elect Engn Dept, Al Ain 15551, U Arab Emirates
[9] United Arab Emirates Univ, Natl Water & Energy Ctr NWEC, Al Ain 15551, U Arab Emirates
关键词
dc; ac power conversion; asymmetrical; multilevel inverter; reduced switch count; pulse width modulation; power converter; SINGLE; NUMBER; COMPONENTS; REDUCTION; CONVERTER;
D O I
10.3390/en14154709
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The component count for the multilevel inverter has been a research topic for the last few decades. The higher number of power semiconductor devices and sources leads to a higher power loss with the complex control requirement. A new multilevel inverter topology employing the concept of half-Bridge modules is suggested in this paper. It requires a lower number of dc sources and power components. The inverter is controlled using a fundamental frequency switching scheme. With the basic unit being able to produce 13 level voltage waveforms with three dc voltage sources, higher-level inverter configuration has also been discussed in the paper. The performance of the topology is analyzed in the aspects of circuit parameters and found better when compared to similar topologies proposed in recent literature. The comparison provided in the paper set the benchmark of the proposed topology in terms of lower component requirements. The topology is also optimized with two voltage fixing algorithms for maximizing the number of levels for the given number of IGBTs, drivers and dc sources, and the observations are presented. The efficiency analysis gives the peak efficiency as 98.5%. The simulations were carried out using the PLECS software tool and validated using a prototype rated at 500 W. The results with several test conditions have been reported and discussed in the paper.
引用
收藏
页数:21
相关论文
共 50 条
  • [41] Seven Levels Multilevel Inverter with asymmetrical DC sources
    Alfaro-Rodriguez, J. J.
    Salas, Miguel A.
    Limones-Pozos, Cesar A.
    Sosa, Jose M.
    Munoz, Gilberto
    Lopez, Hector
    2019 IEEE INTERNATIONAL AUTUMN MEETING ON POWER, ELECTRONICS AND COMPUTING (ROPEC 2019), 2019,
  • [42] An Optimized Multilevel Inverter Topology with Asymmetrical DC Sources for Photovoltaic Power Generation Interface
    Chaaban, Mohamed Amer
    Manjrekar, Madhav
    Sahu, Prasanth Kumar
    Xue, Yaosuo
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 6881 - 6887
  • [43] A New Multilevel Inverter Topology With Reduced Power Components for Domestic Solar PV Applications
    Ponnusamy, Prem
    Sivaraman, Pandarinathan
    Almakhles, Dhafer J.
    Padmanaban, Sanjeevikumar
    Leonowicz, Zbigniew
    Alagu, Matheswaran
    Ali, Jagabar Sathik Mohamed
    IEEE ACCESS, 2020, 8 : 187483 - 187497
  • [44] Simulation of New Symmetric and. Asymmetric Multilevel Inverter Topology with Reduced Number of Switches
    Thiyagarajan, V.
    Somasundaram, P.
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2018, : 315 - 319
  • [45] A Multilevel Inverter Topology With Reduced Number of Switches
    Kashif, Muhammad Fayyaz
    Rashid, Amir Khurrum
    2016 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS ENGINEERING (ICISE), 2016, : 268 - 271
  • [46] New Asymmetrical Modular Multilevel Inverter Topology With Reduced Number of Switches
    Kakar, Saifullah
    Ayob, Shahrin Bin Md.
    Iqbal, Atif
    Nordin, Norjulia Mohamad
    Bin Arif, M. Saad
    Gore, Sheetal
    IEEE ACCESS, 2021, 9 : 27627 - 27637
  • [47] Investigation of modified multilevel inverter topology for PV system
    Rajalakshmi, Sambasivam
    Rangarajan, Parthasarathy
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 71
  • [48] A New Coupled Inductor Multilevel Inverter Based on Switched DC Sources
    Salehahari, Shirin
    Babaei, Ebrahim
    2016 13TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2016,
  • [49] A Three-Phase Symmetrical DC-Link Multilevel Inverter With Reduced Number of DC Sources
    Hasan, Md Mubashwar
    Abu-Siada, Ahmed
    Dahidah, Mohamed S. A.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (10) : 8331 - 8340
  • [50] New Cascaded Multilevel Converter Topology Based on Basic Unit with Reduction of DC Sources
    Ali, Jagabar Sathik Mohd.
    Kannan, Ramani
    Romlie, Mohd Fakhizan
    2015 IEEE CONFERENCE ON ENERGY CONVERSION (CENCON), 2015, : 498 - 503