A New Multilevel Inverter Topology with Reduced DC Sources

被引:14
作者
Rawa, Muhyaddin [1 ,2 ]
Prem, P. [3 ]
Ali, Jagabar Sathik Mohamed [4 ,5 ]
Siddique, Marif Daula [6 ]
Mekhilef, Saad [1 ,6 ,7 ]
Wahyudie, Addy [8 ,9 ]
Seyedmahmoudian, Mehdi [7 ]
Stojcevski, Alex [7 ]
机构
[1] King Abdulaziz Univ, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[3] Switchgear Electromech, Chennai 600082, Tamil Nadu, India
[4] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kattankulathur Campus, Kattankulathur 603203, India
[5] Prince Sultan Univ, Coll Engn, Renewable Energy Lab, Riyadh 11586, Saudi Arabia
[6] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[7] Swinburne Univ Technol, Fac Sci Engn & Technol, Sch Software & Elect Engn, Victoria, Vic 3122, Australia
[8] United Arab Emirates Univ, Elect Engn Dept, Al Ain 15551, U Arab Emirates
[9] United Arab Emirates Univ, Natl Water & Energy Ctr NWEC, Al Ain 15551, U Arab Emirates
关键词
dc; ac power conversion; asymmetrical; multilevel inverter; reduced switch count; pulse width modulation; power converter; SINGLE; NUMBER; COMPONENTS; REDUCTION; CONVERTER;
D O I
10.3390/en14154709
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The component count for the multilevel inverter has been a research topic for the last few decades. The higher number of power semiconductor devices and sources leads to a higher power loss with the complex control requirement. A new multilevel inverter topology employing the concept of half-Bridge modules is suggested in this paper. It requires a lower number of dc sources and power components. The inverter is controlled using a fundamental frequency switching scheme. With the basic unit being able to produce 13 level voltage waveforms with three dc voltage sources, higher-level inverter configuration has also been discussed in the paper. The performance of the topology is analyzed in the aspects of circuit parameters and found better when compared to similar topologies proposed in recent literature. The comparison provided in the paper set the benchmark of the proposed topology in terms of lower component requirements. The topology is also optimized with two voltage fixing algorithms for maximizing the number of levels for the given number of IGBTs, drivers and dc sources, and the observations are presented. The efficiency analysis gives the peak efficiency as 98.5%. The simulations were carried out using the PLECS software tool and validated using a prototype rated at 500 W. The results with several test conditions have been reported and discussed in the paper.
引用
收藏
页数:21
相关论文
共 50 条
  • [31] Optimal Design of a New Cascaded Multilevel Inverter Topology With Reduced Switch Count
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Memon, Mudasir Ahmed
    IEEE ACCESS, 2019, 7 : 24498 - 24510
  • [32] An improved asymmetrical multilevel inverter topology with reduced semiconductor device count
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Iqbal, Atif
    Sarwar, Adil
    Mekhilef, Saad
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (11)
  • [33] A Novel Topology for Multilevel Inverter with Reduced Number of Switches
    Karaca, Hulusi
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2013, VOL I, 2013, I : 350 - 354
  • [34] Performance Analysis of a Multilevel Inverter Topology with Reduced Switches
    Sravani, E.
    Reddy, N. Ravi Sankar
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [35] A New Multilevel Inverter Topology with Reduced Number of Power Switches
    Beigi, L. M. A.
    Azli, N. A.
    Khosravi, F.
    Najafi, E.
    Kaykhosravi, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON POWER AND ENERGY (PECON), 2012, : 55 - 59
  • [36] An asymmetrical multilevel inverter topology with reduced source count
    Reddy, K. Raghavendra
    Sabyasachi, Sidharth
    Meshram, P. M.
    Borghate, V. B.
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [37] A new cascaded asymmetrical multilevel inverter based on switched dc voltage sources
    Siddique, Marif Daula
    Rawa, Muhyaddin
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2021, 128
  • [38] A new single-phase cascaded multilevel inverter topology with reduced number of switches and voltage stress
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Sarwar, Adil
    Memon, Mudasir Ahmed
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (02):
  • [39] Symmetric multilevel inverter with reduced components based on non-insulated dc voltage sources
    Kangarlu, M. Farhadi
    Babaei, E.
    Laali, S.
    IET POWER ELECTRONICS, 2012, 5 (05) : 571 - 581
  • [40] A new simplified multilevel inverter topology for dc-ac conversion
    Ceglia, Gerardo
    Guzman, Victor
    Sanchez, Carlos
    Ibanez, Fernando
    Walter, Julio
    Gimenez, Maria I.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2006, 21 (05) : 1311 - 1319