A New Multilevel Inverter Topology with Reduced DC Sources

被引:14
|
作者
Rawa, Muhyaddin [1 ,2 ]
Prem, P. [3 ]
Ali, Jagabar Sathik Mohamed [4 ,5 ]
Siddique, Marif Daula [6 ]
Mekhilef, Saad [1 ,6 ,7 ]
Wahyudie, Addy [8 ,9 ]
Seyedmahmoudian, Mehdi [7 ]
Stojcevski, Alex [7 ]
机构
[1] King Abdulaziz Univ, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[3] Switchgear Electromech, Chennai 600082, Tamil Nadu, India
[4] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kattankulathur Campus, Kattankulathur 603203, India
[5] Prince Sultan Univ, Coll Engn, Renewable Energy Lab, Riyadh 11586, Saudi Arabia
[6] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[7] Swinburne Univ Technol, Fac Sci Engn & Technol, Sch Software & Elect Engn, Victoria, Vic 3122, Australia
[8] United Arab Emirates Univ, Elect Engn Dept, Al Ain 15551, U Arab Emirates
[9] United Arab Emirates Univ, Natl Water & Energy Ctr NWEC, Al Ain 15551, U Arab Emirates
关键词
dc; ac power conversion; asymmetrical; multilevel inverter; reduced switch count; pulse width modulation; power converter; SINGLE; NUMBER; COMPONENTS; REDUCTION; CONVERTER;
D O I
10.3390/en14154709
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The component count for the multilevel inverter has been a research topic for the last few decades. The higher number of power semiconductor devices and sources leads to a higher power loss with the complex control requirement. A new multilevel inverter topology employing the concept of half-Bridge modules is suggested in this paper. It requires a lower number of dc sources and power components. The inverter is controlled using a fundamental frequency switching scheme. With the basic unit being able to produce 13 level voltage waveforms with three dc voltage sources, higher-level inverter configuration has also been discussed in the paper. The performance of the topology is analyzed in the aspects of circuit parameters and found better when compared to similar topologies proposed in recent literature. The comparison provided in the paper set the benchmark of the proposed topology in terms of lower component requirements. The topology is also optimized with two voltage fixing algorithms for maximizing the number of levels for the given number of IGBTs, drivers and dc sources, and the observations are presented. The efficiency analysis gives the peak efficiency as 98.5%. The simulations were carried out using the PLECS software tool and validated using a prototype rated at 500 W. The results with several test conditions have been reported and discussed in the paper.
引用
收藏
页数:21
相关论文
共 50 条
  • [21] A bidirectional diode containing multilevel inverter topology with reduced switch count and driver
    Hosseinpour, Majid
    Seifi, Ali
    Rahimian, Mohmad Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (10) : 1766 - 1785
  • [22] An Optimized Multilevel Inverter Topology with Symmetrical and Asymmetrical DC Sources for Sustainable Energy Applications
    Manjunatha, B. M.
    Rao, S. Nagaraja
    Kumar, A. Suresh
    Zabeen, K. Shaguftha
    Lakshminarayanan, Sanjay
    Reddy, A. Vishwanath
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2020, 10 (03) : 5719 - 5723
  • [23] Crossover Switches Cell (CSC): A New Multilevel Inverter Topology with Maximum Voltage Levels and Minimum DC Sources
    Vahedi, Hani
    Al-Haddad, Kamal
    Ounejjar, Youssef
    Addoweesh, Khaled
    39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, : 54 - 59
  • [24] Hybrid Multilevel Inverter with Reduced Switches Topology
    Das, Madan Kumar
    Sinha, Akanksha
    Jana, Kartick Chandra
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 302 - 307
  • [25] New Topology for Asymmetrical Multilevel Inverter: An Effort to Reduced Device Count
    Thakre, Kishor
    Mohanty, Kanungo Barada
    Kommukuri, Vinaya Sagar
    Chatterjee, Aditi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [26] A Multilevel Inverter Topology With an Improved Reliability and a Reduced Number of Components
    Akbari, Amirhosein
    Ebrahimi, Javad
    Jafarian, Yousefreza
    Bakhshai, Alireza
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (01) : 553 - 563
  • [27] Asymmetrical Multilevel Inverter Topology with Reduced Power Semiconductor Devices
    bin Arif, M. Saad
    Ayob, Shahrin Md.
    Salam, Zainal
    2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON), 2016, : 20 - 25
  • [28] A Multilevel Inverter Topology with Reduced Switches
    Ahmad, Mafaz
    Ul Mehmood, Mussawir
    Nawaz, Habiba
    Umair, Muhammad
    Hussian, Qasim
    Raza, Muhammad Ahmed
    2018 IEEE 21ST INTERNATIONAL MULTI-TOPIC CONFERENCE (INMIC), 2018,
  • [29] A new tri-source symmetric cascaded multilevel inverter topology with reduced power components
    Pradeep, Jayarama
    Vengadakrishnan, Krishnakumar
    Palani, Anbarasan
    Sandirasegarane, Thamizharasan
    CIRCUIT WORLD, 2022, 49 (04) : 431 - 444
  • [30] A Novel Topology of Hybrid Multilevel Inverter with Minimum Number of Separated DC Sources
    江友华
    曹以龙
    龚幼民
    Journal of Shanghai University, 2004, (02) : 199 - 202