共 50 条
- [1] New Cascaded Multilevel Inverter Topology With Reduced Variety of Magnitudes of dc Voltage Sources 2012 IEEE 5TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE 2012), 2012,
- [3] Modified "K"-type multilevel inverter topology with reduced switches, DC sources, and power loss INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (05):
- [4] Design and Implementation of A New Topology for Multilevel Inverter with Reduced Count of IGBTs and DC Voltage Sources Based on Developed H-Bridge 2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
- [5] A New Asymmetrical Multilevel Inverter Topology with Reduced Device Counts PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
- [6] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources 2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
- [7] Extended Multilevel Inverter Topology With Reduced Switch Count and Voltage Stress IEEE ACCESS, 2020, 8 : 201835 - 201846
- [8] Single-Phase Multilevel Inverter Topology for Distributed DC Sources 2016 IEEE 7TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS MOBILE COMMUNICATION CONFERENCE (UEMCON), 2016,
- [9] A New Multilevel Inverter Topology with Reduced Device Count and Blocking Voltage 2016 IEEE 16TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (EEEIC), 2016,
- [10] DESIGN AND IMPLEMENTATION OF MULTILEVEL INVERTER TOPOLOGY WITH REDUCED SWITCHING COMPONENTS COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2024, 77 (01): : 91 - 100