A New Multilevel Inverter Topology with Reduced DC Sources

被引:14
|
作者
Rawa, Muhyaddin [1 ,2 ]
Prem, P. [3 ]
Ali, Jagabar Sathik Mohamed [4 ,5 ]
Siddique, Marif Daula [6 ]
Mekhilef, Saad [1 ,6 ,7 ]
Wahyudie, Addy [8 ,9 ]
Seyedmahmoudian, Mehdi [7 ]
Stojcevski, Alex [7 ]
机构
[1] King Abdulaziz Univ, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[3] Switchgear Electromech, Chennai 600082, Tamil Nadu, India
[4] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kattankulathur Campus, Kattankulathur 603203, India
[5] Prince Sultan Univ, Coll Engn, Renewable Energy Lab, Riyadh 11586, Saudi Arabia
[6] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[7] Swinburne Univ Technol, Fac Sci Engn & Technol, Sch Software & Elect Engn, Victoria, Vic 3122, Australia
[8] United Arab Emirates Univ, Elect Engn Dept, Al Ain 15551, U Arab Emirates
[9] United Arab Emirates Univ, Natl Water & Energy Ctr NWEC, Al Ain 15551, U Arab Emirates
关键词
dc; ac power conversion; asymmetrical; multilevel inverter; reduced switch count; pulse width modulation; power converter; SINGLE; NUMBER; COMPONENTS; REDUCTION; CONVERTER;
D O I
10.3390/en14154709
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The component count for the multilevel inverter has been a research topic for the last few decades. The higher number of power semiconductor devices and sources leads to a higher power loss with the complex control requirement. A new multilevel inverter topology employing the concept of half-Bridge modules is suggested in this paper. It requires a lower number of dc sources and power components. The inverter is controlled using a fundamental frequency switching scheme. With the basic unit being able to produce 13 level voltage waveforms with three dc voltage sources, higher-level inverter configuration has also been discussed in the paper. The performance of the topology is analyzed in the aspects of circuit parameters and found better when compared to similar topologies proposed in recent literature. The comparison provided in the paper set the benchmark of the proposed topology in terms of lower component requirements. The topology is also optimized with two voltage fixing algorithms for maximizing the number of levels for the given number of IGBTs, drivers and dc sources, and the observations are presented. The efficiency analysis gives the peak efficiency as 98.5%. The simulations were carried out using the PLECS software tool and validated using a prototype rated at 500 W. The results with several test conditions have been reported and discussed in the paper.
引用
收藏
页数:21
相关论文
共 50 条
  • [1] New Cascaded Multilevel Inverter Topology With Reduced Variety of Magnitudes of dc Voltage Sources
    Bahravar, Sepideh
    Babaei, Ebrahim
    Hosseini, Seyed Hossein
    2012 IEEE 5TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE 2012), 2012,
  • [2] A New Hybrid Multilevel Inverter Topology with Reduced Switch Count and dc Voltage Sources
    Bassi, Hussain Mohammad
    Salam, Zainal
    ENERGIES, 2019, 12 (06)
  • [3] Modified "K"-type multilevel inverter topology with reduced switches, DC sources, and power loss
    Selvaraj, Suppurayan
    Kumaresan, Govindaraj
    Sathik, Mohammed Ali Jagabar
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (05):
  • [4] Design and Implementation of A New Topology for Multilevel Inverter with Reduced Count of IGBTs and DC Voltage Sources Based on Developed H-Bridge
    Aalami, Mohammadamin
    Babaei, Ebrahim
    Zadeh, Saeid Ghassem
    2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
  • [5] A New Asymmetrical Multilevel Inverter Topology with Reduced Device Counts
    Bin Arif, M. Saad
    Ayob, Shahrine Md.
    Salam, Zainal
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [6] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources
    Nanda, Lipika
    Bharti, Privesh
    Dasgupta, A.
    2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
  • [7] Extended Multilevel Inverter Topology With Reduced Switch Count and Voltage Stress
    Siddique, Marif Daula
    Mekhilef, Saad
    Rawa, Muhyaddin
    Wahyudie, Addy
    Chokaev, Bekkhan
    Salamov, Islam
    IEEE ACCESS, 2020, 8 : 201835 - 201846
  • [8] Single-Phase Multilevel Inverter Topology for Distributed DC Sources
    Aganah, Kennedy A.
    Ahmed, Benozir
    Leedy, Aleck W.
    2016 IEEE 7TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS MOBILE COMMUNICATION CONFERENCE (UEMCON), 2016,
  • [9] A New Multilevel Inverter Topology with Reduced Device Count and Blocking Voltage
    Kamani, Piyush L.
    Mulla, Mahmadasraf A.
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (EEEIC), 2016,
  • [10] DESIGN AND IMPLEMENTATION OF MULTILEVEL INVERTER TOPOLOGY WITH REDUCED SWITCHING COMPONENTS
    Velayutham, Jayakumar
    Ramasamy, Karthikeyan
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2024, 77 (01): : 91 - 100