On-line IEEE floating-point multiplication and division for reduced power dissipation

被引:0
作者
Seidel, PM [1 ]
机构
[1] So Methodist Univ, Dept Comp Sci & Engn, Dallas, TX 75205 USA
来源
CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2 | 2004年
关键词
floating-point; multiplication; division; IEEE FP rounding; on-line arithmetic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose implementations for on-line IEEE floating-point (FP) multiplication and division. In on-line arithmetic a result is computed digit-serially (most significant digits first). On-line implementations are well known for fixed-point operands, where they allow for significant reductions in power dissipation and implementation costs. Online arithmetic on IEEE FP numbers imposes challenges beyond the implementation of on-line fixed-point arithmetic. These challenges particularly include the simultaneous computation of normalization and IEEE compliant rounding in an on-line schedule. We show how these challenges can be solved efficiently for the implementation of on-line IEEE floating-point (FP) multiplication and division. The proposed designs extend the design space for IEEE compliant floating-point implementations in the direction of low implementation cost and reduced power dissipation. The proposed implementations are fully compliant with the IEEE 754 FP standard.
引用
收藏
页码:498 / 502
页数:5
相关论文
共 20 条
[1]  
BELANOVIC P, 2002, LIB PARAMETERIZED FL
[2]  
DAUMAS M, 1997, 9701 RR EC NORM SUP
[3]  
Ercegovac M. D., 2003, Digital Arithmetic, V1st
[4]  
FAGIN B, 1994, IEEE T VLSI SYST, V2
[5]  
IEEE, 1985, IEEE STAND BIN FLOAT
[6]  
KRUEGER S, 2004, DESIGN ONLINE IEEE F
[7]  
LEE, 2002, PARAMETERISABLE FLOA
[8]  
LEONG, 1999, AUTOMATING FLOATING
[9]  
LIANG, 2003, FLOATING POINT UNIT
[10]  
LIGON, 1998, REEVALUATION PRACTIC