An extensible, system-on-programmable-chip, content-aware Internet firewall

被引:0
作者
Lockwood, JW [1 ]
Neely, C [1 ]
Zuver, C [1 ]
Moscola, J [1 ]
Dharmapurikar, S [1 ]
Lim, D [1 ]
机构
[1] Washington Univ, Appl Res Lab, St Louis, MO 63130 USA
来源
FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS | 2003年 / 2778卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
An extensible firewall has been implemented that performs packet filtering, content scanning, and per-flow queuing of Internet packets at Gigabit/second rates. The firewall uses layered protocol wrappers to parse the content of Internet data. Packet payloads are scanned for keywords using parallel regular expression matching circuits. Packet headers are compared to rules specified in Ternary Content Addressable Memories (TCAMs). Per-flow queuing is performed to mitigate the effect of Denial of Service attacks. All packet processing operations were implemented with reconfigurable hardware and fit within a single Xilinx Virtex XCV2000E Field Programmable Gate Array (FPGA). The single-chip firewall has been used to filter Internet SPAM and to guard against several types of network intrusion. Additional features were implemented in extensible hardware modules deployed using run-time reconfiguration.
引用
收藏
页码:859 / 868
页数:10
相关论文
共 47 条
  • [42] A Real-time 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control
    Kobayashi, Daisuke
    Nakamura, Ken
    Osawa, Tatsuya
    Omori, Yuya
    Onishi, Takayuki
    Iwasaki, Hiroe
    2019 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2019,
  • [43] A Large-Scale Visual Check-In System for TV Content-Aware Web with Client-Side Video Analysis Offloading
    Kurabayashi, Shuichi
    Hanaoka, Hiroki
    WEB INFORMATION SYSTEMS ENGINEERING, WISE 2017, PT II, 2017, 10570 : 159 - 174
  • [44] Content-Aware Write Reduction Mechanism of Phase-Change RAM based Frame Store in H. 264 Video Codec System
    Guo, Sanchuan
    Liu, Zhenyu
    Li, Guohong
    Wang, Dongsheng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 273 - 276
  • [45] Lightweight signature scheme to protect intellectual properties of Internet of things applications in system on chip field-programmable gate arrays
    Jagadeesh, Kokila
    Natarajan, Ramasubramanian
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (05) : 3500 - 3515
  • [46] A Low-Latency 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control for Live Streaming
    Kobayashi, Daisuke
    Nakamura, Ken
    Kitahara, Masaki
    Osawa, Tatsuya
    Omori, Yuya
    Onishi, Takayuki
    Iwasaki, Hiroe
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (01) : 46 - 57
  • [47] Content-Aware Write Reduction Mechanism of 3D Stacked Phase-Change RAM Based Frame Store in H.264 Video Codec System
    Guo, Sanchuan
    Liu, Zhenyu
    Li, Guohong
    Ikenaga, Takeshi
    Wang, Dongsheng
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) : 1273 - 1282