A high throughput H-QC LDPC decoder

被引:6
|
作者
Chien, Yi-Hsing [1 ]
Ku, Mong-Kai [1 ]
机构
[1] Natl Taiwan Univ, Taipei 10764, Taiwan
来源
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11 | 2007年
关键词
D O I
10.1109/ISCAS.2007.378836
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, design of a high throughput low-density parity-check (LDPQ decoder using overlapped message passing scheduling algorithm is presented. Regular hierarchical quasi-cyclic (H-QC) LDPC code is used in this design to provide good coding performance at long code length. The two-level regular H-QC LDPC code matrix structure is exploited to parallelize the row and column decoding operations. Our scheduling algorithm re-arranges these operations across iteration boundaries to avoid memory access conflicts. The memory requirement is reduced by half compared to pipelined decoders without scheduling. A (12288, 6144) LDPC decoder implemented in FPGA achieves 298 Mbps throughput performance.
引用
收藏
页码:1649 / +
页数:2
相关论文
共 50 条
  • [1] High-throughput DOCSIS Upstream QC-LDPC Decoder
    Wu, Michael
    Yin, Bei
    Miller, Eric
    Dick, Chris
    Cavallaro, Joseph R.
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 537 - 541
  • [2] A High-Throughput QC-LDPC Decoder for Near Earth Application
    Li, Shixian
    Zhang, Qichen
    Chen, Yun
    Zeng, Xiaoyang
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [3] Design of a High-Throughput QC-LDPC Decoder With TDMP Scheduling
    Zhao, Ming
    Zhang, Xiaolin
    Zhao, Ling
    Lee, Chen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (01) : 56 - 60
  • [4] Design of high-Throughput QC-LDPC Decoder for WiMAX standard
    Heidari, Tahere
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [5] High-Throughput FPGA-based QC-LDPC Decoder Architecture
    Mhaske, Swapnil
    Kee, Hojin
    Ly, Tai
    Aziz, Ahsan
    Spasojevic, Predrag
    2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
  • [6] HF-LDPC: HLS-friendly QC-LDPC FPGA Decoder with High Throughput and Flexibility
    Zhang, Yifan
    Cao, Qiang
    Wang, Shaohua
    Yao, Jie
    Jiang, Hong
    2023 IEEE 41ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD, 2023, : 566 - 573
  • [7] High Throughput LDPC Decoder on GPU
    Lin, Yong
    Niu, Wensheng
    IEEE COMMUNICATIONS LETTERS, 2014, 18 (02) : 344 - 347
  • [8] A 2.0 Gb/s Throughput Decoder for QC-LDPC Convolutional Codes
    Sham, Chiu-Wing
    Chen, Xu
    Lau, Francis C. M.
    Zhao, Yue
    Tam, Wai M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (07) : 1857 - 1869
  • [9] Design and implementation of LDPC decoder with high throughput
    Qiao, Hua
    Guan, Wu
    Dong, Mingke
    Xiang, Haige
    Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2008, 44 (03): : 347 - 352
  • [10] High Throughput Structured LDPC Layered Decoder
    Nidagundi, Jayashree C.
    Patil, Siddarama R.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 1559 - 1563