Optimal Redundancy Designs for CNFET-Based Circuits

被引:5
|
作者
Cheng, Da [1 ]
Wang, Fangzhou [1 ]
Gao, Feng [1 ]
Gupta, Sandeep K. [1 ]
机构
[1] Univ Southern Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
CARBON NANOTUBES; YIELD;
D O I
10.1109/ATS.2014.17
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Substantial imperfections in carbon nanotube (CNT) field-effect transistors (CNFETs) are one key obstacle to the demonstration of large-scale CNFET circuits. In this paper, we first categorize transistors based on the impact of resizing on yield improvement and delay penalty for logic circuits. Then we propose an approach to size transistors in different categories by using redundant CNTs to improve yield/area with user-specified limit on delay penalty. We then propose a hybrid redundancy approach for memory arrays by optimally combining redundant CNTs approach with the traditional spare columns (rows) approach. Experimental results show that the proposed approach provides significant improvements in yield/area for logic circuits at very low increase in delays. For SRAM, spare columns (rows) approach becomes ineffective when it is applied alone since spare columns (rows) themselves have very low yield. The proposed hybrid approach for memory array provides 18% improvement in yield/area compared to a redundant-CNTs-only approach as well as reduces delay penalty on address decoder from 19.2% to 15.7%.
引用
收藏
页码:25 / 32
页数:8
相关论文
共 50 条
  • [1] On Microarchitectural Modeling for CNFET-based Circuits
    Li, Tianjian
    Chen, Hao
    Qian, Weikang
    Liang, Xiaoyao
    Jiang, Li
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 356 - 361
  • [2] Ultra-Low Energy CNFET-Based Ternary Combinational Circuits Designs
    Jaber, Ramzi A.
    Aljaam, Jihad Mohamed
    Owaydat, Bilal N.
    Al-Maadeed, Somaya Ali
    Kassem, Abdallah
    Haidar, Ali Massoud
    IEEE ACCESS, 2021, 9 : 115951 - 115961
  • [3] Logical Effort model for CNFET-based circuits
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 460 - 465
  • [4] Design and Evaluation of CNFET-Based Quaternary Circuits
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (05) : 1631 - 1652
  • [5] Design and Evaluation of CNFET-Based Quaternary Circuits
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Omid Hashemipour
    Circuits, Systems, and Signal Processing, 2012, 31 : 1631 - 1652
  • [6] A New Method for Design of CNFET-Based Quaternary Circuits
    Akbar Doostaregan
    Adib Abrishamifar
    Circuits, Systems, and Signal Processing, 2019, 38 : 2588 - 2606
  • [7] A New Method for Design of CNFET-Based Quaternary Circuits
    Doostaregan, Akbar
    Abrishamifar, Adib
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (06) : 2588 - 2606
  • [8] High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits
    Jaber, Ramzi A.
    Kassem, Abdallah
    El-Hajj, Ahmad M.
    El-Nimri, Lina A.
    Haidar, Ali Massoud
    IEEE ACCESS, 2019, 7 : 93871 - 93886
  • [9] Evaluating a Methodology for Designing CNFET-Based Ternary Circuits
    Akbar Doostaregan
    Adib Abrishamifar
    Circuits, Systems, and Signal Processing, 2020, 39 : 5039 - 5058
  • [10] Delay and Yield of CNFET-based Circuits in the Presence of Variations
    Chrzanowska-Jeske, Malgorzata
    2015 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2015,