Complete Time-Domain Diode Modeling: Application to Off-Chip and On-Chip Protection Devices

被引:7
|
作者
Ben M'Hamed, Bruno [1 ]
Torres, Francois [1 ]
Reineix, Alain [1 ]
Hoffmann, Patrick [2 ]
机构
[1] Univ Limoges, Ondes & Syst Associes OSA Dept, CNRS, XLIM Inst,Unite Mixte Rech 6172, F-87060 Limoges, France
[2] CEG, F-46500 Gramat, France
关键词
Circuit simulation; electromagnetic transients; electrostatic discharge (ESD); input/output buffer information specification (IBIS); semiconductor device modeling; semiconductor diodes; simulation program with IC emphasis (SPICE); surge protection; time-domain analysis; CHARGE-CONTROL EQUATION; ESD PROTECTION; SIMULATION; CIRCUITS; RECOVERY; DESIGN;
D O I
10.1109/TEMC.2010.2082551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Protection elements are commonly used in electronic systems: digital integrated circuits (ICs) include built-in electrostatic discharge protection devices, and sensitive lines or printed circuit boards traces are often protected using discrete elements, such as clamping or Zener diodes. In order to know if a perturbation is able to disturb or damage ICs, the actual level of signal entering the digital core of the components must be accurately determined, taking into account all the effects of the protection devices. Thus, assessing the perturbation signal at IC core level requires accurate models of the protection elements, even in the case they are inactive. Therefore, this paper focuses on the experimental and theoretical evaluation of the protective behaviors and parasitic effects of these elements. Some limitations of the standard SPICE diode and IBIS models are discussed, and a modeling methodology is presented. Based on a time-domain characterization method associated with a parameter-extraction procedure for enhanced SPICE diode models, the methodology is applied to both discrete and on-chip protection devices and has a good agreement with measurement.
引用
收藏
页码:349 / 365
页数:17
相关论文
共 50 条
  • [1] Materials and Devices for On-Chip and Off-Chip Peltier Cooling: A Review
    Nimmagadda, Lakshmi Amulya
    Mahmud, Rifat
    Sinha, Sanjiv
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (08): : 1267 - 1281
  • [2] Accurately modeling the on-chip and off-chip GPU memory subsystem
    Candel, Francisco
    Petit, Salvador
    Sahuquillo, Julio
    Duato, Jose
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2018, 82 : 510 - 519
  • [3] Optimum voltage swing on on-chip and off-chip interconnect
    Svensson, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) : 1108 - 1112
  • [4] Hypermultiplexed Off-Chip Hologram by On-Chip Integrated Metasurface
    Liu, Xianjin
    Ma, Zhanying
    Zhang, Dasen
    Bao, Qiwen
    Liu, Zhenzhen
    Xiao, Jun-Jun
    ADVANCED OPTICAL MATERIALS, 2024, 12 (28):
  • [5] On-chip versus off-chip test: An artificial dichotomy
    Aitken, RC
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1146 - 1146
  • [6] Introduction to the Special Section on On-Chip and Off-Chip Network Architectures
    Cardo, Jose Flich
    Palesi, Maurizio
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12 (04)
  • [7] Design of On-chip and off-chip interfaces for a GALS NoC architecture
    Beigne, E.
    Vivet, P.
    12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 172 - 181
  • [8] New debug strategies combine on-chip and off-chip tools
    Garrett, B
    Won, MS
    EDN, 2000, 45 (17) : 105 - +
  • [9] AIREN: A Novel Integration of On-Chip and Off-Chip FPGA Networks
    Schmidt, Andrew G.
    Kritikos, William V.
    Sharma, Rahul R.
    Sass, Ron
    PROCEEDINGS OF THE 2009 17TH IEEE SYMPOSIUM ON FIELD PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2009, : 271 - 274
  • [10] Comparison of on-chip and off-chip microfluidic kinase assay formats
    Dunne, J
    Reardon, H
    Trinh, V
    Li, E
    Farinas, J
    ASSAY AND DRUG DEVELOPMENT TECHNOLOGIES, 2004, 2 (02) : 121 - 129