Robust low leakage controlled keeper by current-comparison domino for wide fan-in gates

被引:46
|
作者
Peiravi, Ali [1 ]
Asyaei, Mohammad [1 ]
机构
[1] Ferdowsi Univ Mashhad, Sch Engn, Dept Elect Engn, Mashhad 9177948947, Iran
关键词
Domino logic; Evaluation delay; Noise immunity; Current mirror; CMOS; LOGIC;
D O I
10.1016/j.vlsi.2011.07.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new design for low leakage and noise immune wide fan-in domino circuits is presented. The proposed technique uses the difference and the comparison between the leakage current of the OFF transistors and the switching current of the ON transistors of the pull down network to control the PMOS keeper transistor, yielding reduction of the contention between keeper transistor and the pull down network from which previously proposed techniques have suffered. Moreover, using the stacking effect, leakage current is reduced and the performance of the current mirror is improved. Results of simulation in high performance 16 nm predictive technology model (FTM) demonstrate that the proposed circuit exhibits about 39% less power consumption, and nearly 2.57 times improvement in noise immunity with a 41% die area overhead for a 64-bit OR gate compared to a standard domino circuit. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:22 / 32
页数:11
相关论文
共 48 条
  • [1] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [2] Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates
    Peiravi, Ali
    Asyaei, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 934 - 943
  • [3] A new leakage-tolerant domino circuit for wide fan-in gates with CNTFET
    Kumar, Anil
    Shrivastava, Bhavna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [4] Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates
    Pal, Pratosh Kumar
    Dubey, Avaneesh Kumar
    Kassa, Sankit R.
    Nagaria, Rajendra Kumar
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 96 - 99
  • [5] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Ankur Kumar
    R. K. Nagaria
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 9 - 25
  • [6] A Modified Variation-Tolerant Keeper Architecture for Evaluation Contention & Leakage Current Minimization for Wide fan-in Domino Structures
    Patnaik, Satwik
    Ahuja, Mitali
    Hari, Uthara
    Narang, Soumya
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [7] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Kumar, Ankur
    Nagaria, R. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (01) : 9 - 25
  • [8] A Modified High Speed Domino with Low Leakage for Wide Fan-in Domino OR-Gate
    Kumar, Ankur
    Varshney, Vikrant
    Pal, Pratosh Kumar
    Nagaria, R. K.
    Dubey, Avaneesh Kumar
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [9] ;m Low Leakage and High Performance Dynamic Logic Wide Fan-in Gates
    Koshy, Lidiya Mariam
    Chandran, Jyothish
    2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD), 2014,
  • [10] Leakage control for large fan-in domino gates using substrate biasing
    Youssef, A
    Anis, M
    Elmasry, M
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 81 - 84