A Differential Data-Aware Power-Supplied (D2 AP) 8T SRAM Cell With Expanded Write/Read Stabilities for Lower VDDmin Applications

被引:43
作者
Chang, Meng-Fan [1 ]
Wu, Jui-Jen [1 ,2 ]
Chen, Kuang-Ting [2 ]
Chen, Yung-Chi [1 ]
Chen, Yen-Hui [1 ,2 ]
Lee, Robin [2 ]
Liao, Hung-Jen [2 ]
Yamauchi, Hiroyuki [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Mfg Co, Design Technol Platform, Hsinchu 30077, Taiwan
[3] Fukuoka Inst Technol, Dept Informat Engn, Fukuoka 8110295, Japan
关键词
Low supply voltage; read disturb; SRAM; write margin; 2-PORT SRAM; MARGIN; OPERATION; TECHNOLOGY; REDUCTION; DESIGN; CHIP; READ;
D O I
10.1109/JSSC.2010.2048496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to global and local process variations, on-chip SRAM suffers failures at a low supply voltage (VDD). This study proposes a differential data-aware power-supplied D-2 AP 8T SRAM cell to address the stability and trade-off-issues between write and half-select accesses that still remain in the conventional 8T and 6T cells. Powered by its bitline pair, the proposed 8T cell applies differential data-aware-supplied voltages to its cross-coupled inverters to increase both stability margins for write and half-select accesses. A boosted bitline scheme also improves the read cell current. Two 39 Kb SRAM macros, D-2 AP-8T and conventional 8T, with the same peripheral circuits were fabricated on the same testchip with 45 nm and 40 nm processes. The measured VDDmin for the D AP-8T macro is 240 mV-200 mV lower than that of the conventional 8T macro across lots, wafers and dies.
引用
收藏
页码:1234 / 1245
页数:12
相关论文
共 48 条
[1]   Process variation in embedded memories: Failure analysis and variation aware architecture [J].
Agarwal, A ;
Paul, BC ;
Mukhopadhyay, S ;
Roy, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1804-1814
[2]  
[Anonymous], ISSCC
[3]  
[Anonymous], S VLSI CIRC
[4]  
[Anonymous], 2008, 2008 IEEE INT EL DEV, DOI DOI 10.1109/IEDM.2008.4796660
[5]  
[Anonymous], 2008, IEEE ISSCC
[6]  
Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
[7]  
BHAVNAGARWALA A, 2007, S VLSI CIRC, P78
[8]  
Burd T. D., 2000, IEEE J SOLID-ST CIRC, V24, P1827
[9]   Static noise margin variation for sub-threshold SRAM in 65-nm CMOS [J].
Calhoun, Benton H. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) :1673-1679
[10]  
CALHOUN BH, 2006, IEEE INT SOL STAT CI, P2592