Soft errors issues in low-power caches

被引:47
作者
Degalahal, V [1 ]
Li, L [1 ]
Narayanan, V [1 ]
Kandemir, M [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Microsyst Design Labs, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
cache memories; error correction coding; soft errors;
D O I
10.1109/TVLSI.2005.859474
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales, reducing leakage power and improving reliability of data. stored in memory cells is both important and challenging. While lower threshold voltages increase leakage, lower supply voltages and smaller nodal capacitances reduce energy consumption but increase soft errors rates. In this work, we present a comprehensive study of soft error rates on low-power cache design. First, we study the effect of circuit level techniques, used to reduce the leakage energy consumption, on soft error rates. Our results using custom designs show that many of these approaches may increase the soft error rates as compared to a standard 6T SRAM. We also validate the effects of voltage scaling on soft error rate by performing accelerated tests on off-the-shelf SRAM-based chips using a neutron beam source. Next, we study the impact of cache decay and drowsy cache, which are two commonly used architectural-level leakage reduction approaches, on the cache reliability. Our results indicate that the leakage optimization techniques change the reliability of cache memory. More importantly, we demonstrate that there is a tradeoff between optimizing for leakage power and improving the immunity to soft error. We also study the impact of error correcting codes on soft error rates. Based on this study, we propose an adaptive error correcting scheme to reduce the leakage energy consumption and improve reliability.
引用
收藏
页码:1157 / 1166
页数:10
相关论文
共 21 条
  • [1] Agarwal A, 2002, DES AUT CON, P473, DOI 10.1109/DAC.2002.1012671
  • [2] Azizi N, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P48, DOI 10.1109/LPE.2002.1029518
  • [3] Baumann R. C., 2001, IEEE Transactions on Device and Materials Reliability, V1, P17, DOI 10.1109/7298.946456
  • [4] BURGER DC, 1997, 1342 U WASH
  • [5] Drowsy caches: Simple techniques for reducing leakage power
    Flautner, K
    Kim, NS
    Martin, S
    Blaauw, D
    Mudge, T
    [J]. 29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, : 148 - 157
  • [6] Impact of CMOS process scaling and SOI on the soft error rates of logic processes
    Hareland, S
    Maiz, J
    Alavi, M
    Mistry, K
    Walsta, S
    Dai, CH
    [J]. 2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 73 - 74
  • [7] Impact of CMOS technology scaling on the atmospheric neutron soft error rate
    Hazucha, P
    Svensson, C
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) : 2586 - 2594
  • [8] Hu JS, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P402
  • [9] Hu ZG, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P52, DOI 10.1109/LPE.2002.1029534
  • [10] Scaling trends of cosmic rays induced soft errors in static latches beyond 0.18μ
    Karnik, T
    Bloechel, B
    Soumyanath, K
    De, V
    Borkar, S
    [J]. 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 61 - 62