共 21 条
- [1] Agarwal A, 2002, DES AUT CON, P473, DOI 10.1109/DAC.2002.1012671
- [2] Azizi N, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P48, DOI 10.1109/LPE.2002.1029518
- [3] Baumann R. C., 2001, IEEE Transactions on Device and Materials Reliability, V1, P17, DOI 10.1109/7298.946456
- [4] BURGER DC, 1997, 1342 U WASH
- [5] Drowsy caches: Simple techniques for reducing leakage power [J]. 29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, : 148 - 157
- [6] Impact of CMOS process scaling and SOI on the soft error rates of logic processes [J]. 2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 73 - 74
- [8] Hu JS, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P402
- [9] Hu ZG, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P52, DOI 10.1109/LPE.2002.1029534
- [10] Scaling trends of cosmic rays induced soft errors in static latches beyond 0.18μ [J]. 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 61 - 62