Improved fault emulation for synchronous sequential circuits

被引:0
|
作者
Raik, J [1 ]
Ellervee, P [1 ]
Tihhomirov, V [1 ]
Ubar, R [1 ]
机构
[1] Tallinn Univ Technol, Dept Comp Engn, EE-12618 Tallinn, Estonia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Current paper presents new alternatives for accelerating the task of fault simulation for sequential circuits by hardware emulation on FPGA. Fault simulation is an important subtask in test pattern generation and it is frequently used throughout the test generation process. The problems associated to fault emulation for sequential circuits are explained and alternative implementations are discussed. An environment for hardware emulation of fault simulation is presented. It incorporates hardware support for fault dropping. The proposed approach allows simulation speed-up of 40 to 500 times as compared to the state-of-the-art in fault simulation. Average speedup provided by the method is 250 that is about an order of magnitude higher than previously cited in the literature. Based on the experiments, we can conclude that it is beneficial to use emulation when large numbers of test vectors is required.
引用
收藏
页码:72 / 78
页数:7
相关论文
共 50 条
  • [21] A fault simulation based test pattern generator for synchronous sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 260 - 267
  • [22] On improving a fault simulation based test generator for synchronous sequential circuits
    Guo, RF
    Reddy, SM
    Pomeranz, I
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 82 - 87
  • [23] Theorems for efficient identification of indistinguishable fault pairs in synchronous sequential circuits
    Amyeen, ME
    Pomeranz, I
    Fuchs, WK
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 181 - 188
  • [24] A method for reducing the target fault list of crosstalk faults in synchronous sequential circuits
    Takahashi, H
    Keller, KJ
    Le, KT
    Saluja, KK
    Takamatsu, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 252 - 263
  • [25] Design of Fine-grained Sequential Approximate Circuits using Probability-aware Fault Emulation
    May, David
    Stechele, Walter
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 73 - 78
  • [26] FAULT-DIAGNOSIS IN SYNCHRONOUS SEQUENTIAL-CIRCUITS BASED ON AN EFFECT CAUSE ANALYSIS
    ABRAMOVICI, M
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (12) : 1165 - 1172
  • [27] EXTEST: A method to extend test sequences of synchronous sequential circuits to increase the fault coverage
    Pomeranz, I
    Reddy, SM
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 329 - 335
  • [28] A Parallel Branching Program Machine for Emulation of Sequential Circuits
    Nakahara, Hiroki
    Sasao, Tsutomu
    Matsuura, Munehiro
    Kawamura, Yoshifumi
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2009, 5453 : 261 - +
  • [29] Alignability equivalence of synchronous sequential circuits
    Rosenmann, A
    Hanna, Z
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 111 - 114
  • [30] Initializability analysis of synchronous sequential circuits
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    Squillero, G
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (02) : 249 - 264