Level conversion for dual-supply systems

被引:87
作者
Ishihara, F [1 ]
Sheikh, F
Nikolic, B
机构
[1] Toshiba Co Ltd, Syst LSI Div, Broadband LSI Project, Kawasaki, Kanagawa 2128520, Japan
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
dual-supply voltage; flip-flop; level conversion; low power; robustness; supply bounce;
D O I
10.1109/TVLSI.2003.821548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dual-supply voltage design using a clustered voltage scaling (CVS) scheme is an effective approach to reduce chip power. The optimal CVS design relies on a level converter implemented in a flip-flop to minimize. energy, delay, and area penalties due to level conversion. Additionally, circuit robustness against supply bounce is a key property that differentiates good level converter design. Novel flip-flops presented in this paper incorporate a half-latch level converter and a precharged level converter. These flip-flops are optimized in the energy-delay design space to achieve over 30% reduction of energy-delay product and about 10% savings of total power in a CVS design as compared to the conventional flip-flop. These benefits are accompanied by 24% flip-flop robustness improvement leading to 13% delay spread reduction in a CVS critical path. The proposed flip-flops also show 18% layout area reduction. Advantages of level conversion in a flip-flop over asynchronous level conversion in combinational logic are also discussed in terms of delay penalty and its sensitivity to supply bounce.
引用
收藏
页码:185 / 195
页数:11
相关论文
共 19 条
[1]   Methods for true power minimization [J].
Brodersen, RW ;
Horowitz, MA ;
Markovic, D ;
Nikolic, B ;
Stojanovic, V .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :35-42
[2]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[3]   Supply and threshold voltage scaling for low power CMOS [J].
Gonzalez, R ;
Gordon, BM ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) :1210-1216
[4]   A top-down low power design technique using clustered voltage scaling with variable supply-voltage scheme [J].
Hamada, M ;
Takahashi, M ;
Arakida, H ;
Chiba, A ;
Terazawa, T ;
Ishikawa, T ;
Kanazawa, M ;
Igarashi, M ;
Usami, K ;
Kuroda, T .
IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, :495-498
[5]  
ISHIHARA F, 2003, P INT S LOW POW EL D, P164
[6]  
KONG B, 2000, IEEE INT SOL STAT CI, P290
[7]  
MAHMOODIMEIMAND H, 2002, P EUR SOL STAT CIRC, P407
[8]   Analysis and design of low-energy flip-flops [J].
Markovic, D ;
Nikolic, B ;
Brodersen, RW .
ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, :52-55
[9]   Improved sense-amplifier-based flip-flop: Design and measurements [J].
Nikolic, B ;
Oklobdzija, VG ;
Stojanovic, V ;
Jia, WY ;
Chiu, JKS ;
Leung, MMT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) :876-884
[10]  
Puri R, 2003, DES AUT CON, P788