Co-modeling, experimental verification, and analysis of chip-package hierarchical power distribution network

被引:3
|
作者
Park, Hyunjeong [1 ]
Kim, Hyungsoo [2 ]
Pak, Jun So [1 ]
Yoon, Changwook [1 ]
Koo, Kyoungchoul [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch EECS, Taejon 305701, South Korea
[2] Hynix Semicond Inc, Icheon Si, Kyoungki Do, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2008年 / E91C卷 / 04期
关键词
co-modeling; hierarchical power distribution network (PDN); chip and package;
D O I
10.1093/ietele/e91-c.4.595
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present and verify a new chip-package co-modeling and simulation approach for a low-noise chip-package hierarchical power distribution network (PDN) design. It is based on a hierarchical modeling to combine distributed circuit models at both chip-level PDN and package-level PDN. In particular, it includes all on- and off-chip parasitic circuit elements in the hierarchical PDN with a special consideration on on-chip decoupling capacitor design and placement inside chip. The proposed hierarchical PDN model was successfully validated with good correlations and subsequent analysis to a series of Z11 and Z21 PDN impedance measurements with a frequency range from 1 MHz to 3 GHz. Using the proposed model, we can analyze and estimate the performance of the chip-package hierarchical PDN as well as can predict the effect of high frequency electromagnetic interactions between the chip-level PDN and the package-level PDN. Furthermore, we can precisely anticipate PDN resonance frequencies, noise generation sources, and noise propagation paths through the multiple levels in the hierarchical PDN.
引用
收藏
页码:595 / 606
页数:12
相关论文
共 50 条
  • [1] Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method
    Kim, Jaemin
    Lee, Woojin
    Shim, Yujeong
    Shim, Jongjoo
    Kim, Kiyeong
    Pak, Jun So
    Kim, Joungho
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (03): : 647 - 659
  • [2] Noise isolation modeling and experimental validation of power distribution network in chip-package
    Park, Hyunjeong
    Yoon, Changwook
    Koo, Kyoungchoul
    Kim, Joungho
    2007 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY: WORKSHOP AND TUTORIAL NOTES, VOLS 1-3, 2007, : 270 - 275
  • [3] Chip-Package Co-modeling & Verification of Noise Coupling & Generation in CMOS DC/DC Buck Converter
    Song, Taigon
    Kim, Jiseong
    Pak, Junso
    Kim, Joungho
    2009 20TH INTERNATIONAL ZURICH SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, 2009, : 333 - 336
  • [4] Chip-package co-design of power distribution network for system-in-package applications
    Kim, GW
    Kam, DG
    Chung, DH
    Kim, JH
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 499 - 501
  • [5] Experimental Verification and Analysis for Noise Isolation of Analog and Digital Chip-Package-PCB Hierarchical Power Distribution Network
    Park, Hyunjeong
    Shim, Jongjoo
    Shim, Yujeong
    Yoo, Jeongsik
    Kim, Joungho
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 73 - 76
  • [6] Analysis of the effect of AC noise on DC bias of VGA for UHF RFID using chip-package co-modeling and simulation
    Le, Hyein
    Shim, Yujeong
    Park, Hyungjeong
    Ryu, Chunghyun
    Yoon, Changwook
    Kim, Joungho
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 591 - 594
  • [7] Co-modeling and co-simulation of package and on-chip decoupling capacitor for resonant free power/ground network design
    Park, HJ
    Kim, HS
    Kam, DG
    Kim, JH
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 727 - 731
  • [8] Modeling of Chip-Package-PCB Hierarchical Power Distribution Network based on Segmentation Method
    Kim, Jaemin
    Shim, Jongjoo
    Pak, Jun So
    Kim, Joungho
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 85 - 88
  • [9] Analysis of VCO jitter in chip-package co-design
    Parthasarathy, H
    Nayak, G
    Mukund, PR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 181 - 184
  • [10] Chip-Package Power Delivery Network Resonance Analysis and Co-design Using Time and Frequency Domain Analysis Techniques
    Watkins, Jonathan
    Pollayil, Jai
    Chow, Calvin
    Sarkar, Aveek
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 520 - 524