Hybrid System Level Power Consumption Estimation for FPGA-Based MPSoC

被引:0
|
作者
Rethinagiri, Santhosh Kumar [1 ]
Ben Atitallah, Rabie [2 ]
Niar, Smail [2 ]
Senn, Eric [3 ]
Dekeyser, Jean-Luc [1 ]
机构
[1] Univ Lille 1, INRIA Lille Nord Europe, Lille, France
[2] Univ Valenciennes Hainaut Cambresis, LAMIH, Valenciennes, France
[3] Univ Bretagne, LAB STICC, Lorient, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an efficient Hybrid System Level (HSL) power estimation methodology for FPGA-based MPSoC. Within this methodology, the Functional Level Power Analysis (FLPA) is extended to set up generic power models for the different parts of the system. Then, a simulation framework is developed at the transactional level to evaluate accurately the activities used in the related power models. The combination of the above two parts lead to a hybrid power estimation that gives a better trade-off between accuracy and speed. The proposed methodology has several benefits: it considers the power consumption of the embedded system in its entirety and leads to accurate estimates without a costly and complex material. The proposed methodology is also scalable for exploring complex embedded architectures. The usefulness and effectiveness of our HSL methodology is validated through a typical mono-processor and multiprocessor embedded system designed around the Xilinx Virtex II Pro FPGA board. Our experiments performed on an explicit embedded platform show that the obtained power estimation results are less than 1.2% of error when compared to the real board measurements and faster compared to other power estimation tools.
引用
收藏
页码:239 / 246
页数:8
相关论文
共 50 条
  • [31] Fast word-level power models for synthesis of FPGA-based arithmetic
    Clarke, Jonathan A.
    Gaffar, Altaf Abdul
    Constantinides, George A.
    Cheung, Peter Y. K.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1299 - +
  • [32] FPGA-Based Embedded Motion Estimation Sensor
    Wei, Zhaoyi
    Lee, Dah-Jye
    Nelson, Brent E.
    Archibald, James K.
    Edwards, Barrett B.
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2008, 2008
  • [33] High-level power and performance estimation of FPGA-based soft processors and its application to design space exploration
    Powell, Adam
    Savvas-Bouganis, Christos
    Cheung, Peter Y. K.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (10) : 1144 - 1156
  • [34] Review on Low-Power Consumption Techniques for FPGA-based designs in IoT technology
    Ibro, Marsida
    Marinova, Galia
    PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS (CONTEL 2021), 2021, : 110 - 114
  • [35] System assessment of an FPGA-based RPS for ABWR nuclear power plant
    Lu, Jun-Jen
    Hsu, Teng-Chieh
    Chou, Hwai-Pwu
    PROGRESS IN NUCLEAR ENERGY, 2015, 85 : 44 - 55
  • [36] An FPGA-based Distributed Computing System with Power and Thermal Management Capabilities
    Shen, Hao
    Qiu, Qinru
    2011 20TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS (ICCCN), 2011,
  • [37] FPGA-Based Programmable Accelerator for Hybrid Processing
    Stefan, Gheorghe M.
    Bira, Calin
    Hobincu, Radu
    Malita, Mihaela
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2016, 19 (1-2): : 148 - 165
  • [38] FPGA-based adaptive tracking estimation computer
    Salcic, Z
    Lee, CR
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2001, 37 (02) : 699 - 706
  • [39] Routability estimation of FPGA-based fauft injection
    Sedaghat, R
    ELECTRONICS LETTERS, 2005, 41 (14) : 790 - 792
  • [40] Routability estimation of FPGA-based fault injection
    Sedaghat, R
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 129 - 132