Hybrid System Level Power Consumption Estimation for FPGA-Based MPSoC

被引:0
|
作者
Rethinagiri, Santhosh Kumar [1 ]
Ben Atitallah, Rabie [2 ]
Niar, Smail [2 ]
Senn, Eric [3 ]
Dekeyser, Jean-Luc [1 ]
机构
[1] Univ Lille 1, INRIA Lille Nord Europe, Lille, France
[2] Univ Valenciennes Hainaut Cambresis, LAMIH, Valenciennes, France
[3] Univ Bretagne, LAB STICC, Lorient, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an efficient Hybrid System Level (HSL) power estimation methodology for FPGA-based MPSoC. Within this methodology, the Functional Level Power Analysis (FLPA) is extended to set up generic power models for the different parts of the system. Then, a simulation framework is developed at the transactional level to evaluate accurately the activities used in the related power models. The combination of the above two parts lead to a hybrid power estimation that gives a better trade-off between accuracy and speed. The proposed methodology has several benefits: it considers the power consumption of the embedded system in its entirety and leads to accurate estimates without a costly and complex material. The proposed methodology is also scalable for exploring complex embedded architectures. The usefulness and effectiveness of our HSL methodology is validated through a typical mono-processor and multiprocessor embedded system designed around the Xilinx Virtex II Pro FPGA board. Our experiments performed on an explicit embedded platform show that the obtained power estimation results are less than 1.2% of error when compared to the real board measurements and faster compared to other power estimation tools.
引用
收藏
页码:239 / 246
页数:8
相关论文
共 50 条
  • [21] A Signature-Based Power Model for MPSoC on FPGA
    Piscitelli, Roberta
    Pimentel, Andy D.
    VLSI DESIGN, 2012, 2012
  • [22] Implementation of Power Quality Event Detector on a FPGA-based System
    Liao, Chiung-Chou
    Gu, Ming-Xuan
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 3918 - 3922
  • [23] FPGA-Based Architecture for Sensing Power Consumption on Parabolic and Trapezoidal Motion Profiles
    Montalvo, Victor
    Estevez-Ben, Adyr A.
    Rodriguez-Resendiz, Juvenal
    Macias-Bobadilla, Gonzalo
    Mendiola-Santibanez, Jorge D.
    Camarillo-Gomez, Karla A.
    ELECTRONICS, 2020, 9 (08) : 1 - 22
  • [24] MPSoC power estimation framework at transaction level Modeling
    Ben Atitallah, Rabie
    Niar, Smail
    Dekeyser, Jean-Luc
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 61 - 64
  • [25] FPGA-Based BNN Architecture in Time Domain with Low Storage and Power Consumption
    Zhang, Longlong
    Tang, Xuebin
    Hu, Xiang
    Zhou, Tong
    Peng, Yuanxi
    ELECTRONICS, 2022, 11 (09)
  • [26] Design Space Exploration of HW Accelerators and Network Infrastructure for FPGA-Based MPSoC
    Dammak, Bouthaina
    Baklouti, Mouna
    Alsekait, Deema
    IEEE ACCESS, 2024, 12 : 15280 - 15289
  • [27] VPPET: Virtual Platform Power and Energy Estimation Tool for Heterogeneous MPSoC based FPGA Platforms
    Kumar Rethinagiri, Santhosh
    Palomar, Oscar
    Arias Moreno, Javier
    Unsal, Osman
    Cristal, Adrian
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [28] High level area estimation of custom instructions for FPGA-based reconfigurable processors
    Lam, Siew-Kei
    Li, Wen
    Srikanthan, Thambipillai
    2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 48 - +
  • [29] Thermal Management of FPGA-based Embedded Systems at Operating System Level
    Hashamdar, Tayyebeh
    Noori, Hamid
    2015 CSI SYMPOSIUM ON REAL-TIME AND EMBEDDED SYSTEMS AND TECHNOLOGIES (RTEST), 2015,
  • [30] An Automatic Power Estimation Methodology for FPGA-based Digital Signal Processing Systems
    Hao, Yongqi
    Zhang, Yan
    Zhang, Linsheng
    Liu, Li
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 4488 - 4491