An optimized reconfigurable architecture for hardware implementation of decimal arithmetic

被引:2
作者
Emami, Samaneh [1 ]
Sedighi, Mehdi [1 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
关键词
Computer arithmetic; Decimal arithmetic; Coarse-grain architecture; Reconfigurable hardware;
D O I
10.1016/j.compeleceng.2017.08.018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware and software implementations of decimal arithmetic have resurfaced in recen years to overcome the limitations of binary arithmetic. Traditionally, decimal arithmetic units have been designed as application-specific hardware modules. But there is an emerging trend towards the design and implementation of deciinal arithmetic operations on re configurable structures. This paper contributes to this trend by proposing a reconfigurabli architecture, namely DARA, for high performance implementation of decimal arithmetic operations. Some basic decimal arithmetic operations were implemented on DARA anc synthesized subsequently. The results show that DARA has a delay overhead of 26% an area overhead of 54% on average compared to an ASIC implementation of the same operations. At the same time, if those basic operations had been implemented on a moder commercial FPGA, DARA would have outperformed the commercial device in terms of de lay and area by a factor of almost 4 and 9, respectively. (C) 2017 Elsevier Ltd. All rights reserved
引用
收藏
页码:18 / 29
页数:12
相关论文
共 50 条
  • [31] Decimal SRT Square Root: Algorithm and Architecture
    Kaivani, Amir
    Ko, Seok-Bum
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (05) : 2137 - 2150
  • [32] Reconfigurable Hardware in Postsilicon Microarchitecture
    Sorin, Daniel J.
    COMPUTER, 2021, 54 (03) : 4 - 5
  • [33] Hardware-Software Co-Design for Decimal Multiplication
    Mian, Riaz-ul-haque
    Shintani, Michihiro
    Inoue, Michiko
    COMPUTERS, 2021, 10 (02) : 1 - 19
  • [34] Hardware Designs for Binary Integer Decimal-Based Rounding
    Tsen, Charles
    Gonzalez-Navarro, Sonia
    Schulte, Michael J.
    Compton, Katherine
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (05) : 614 - 627
  • [35] Decimal SRT Square Root: Algorithm and Architecture
    Amir Kaivani
    Seok-Bum Ko
    Circuits, Systems, and Signal Processing, 2013, 32 : 2137 - 2150
  • [36] An efficient implementation method of a metric computation accelerator for fractal image compression using reconfigurable hardware
    Nagano, H
    Matsuura, A
    Nagoya, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (01): : 372 - 377
  • [37] Data integrity in hardware for modular arithmetic
    Walter, CD
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS-CHES 2000, PROCEEDINGS, 2001, 1965 : 204 - 215
  • [38] Parameterized Posit Arithmetic Hardware Generator
    Chaurasiya, Rohit
    Gustafson, John
    Shrestha, Rahul
    Neudorfer, Jonathan
    Nambiar, Sangeeth
    Niyogi, Kaustav
    Merchant, Farhad
    Leupers, Rainer
    2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 334 - 341
  • [39] A benchmark approach for compilers in reconfigurable hardware
    Lopes, Joelmir Jose
    Silva, Jorge Luiz e
    Marques, Eduardo
    Cardoso, Joao M. P.
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 120 - +
  • [40] Regular Expression Matching in Reconfigurable Hardware
    Ioannis Sourdis
    João Bispo
    João M. P. Cardoso
    Stamatis Vassiliadis
    Journal of Signal Processing Systems, 2008, 51 : 99 - 121