An optimized reconfigurable architecture for hardware implementation of decimal arithmetic

被引:2
作者
Emami, Samaneh [1 ]
Sedighi, Mehdi [1 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
关键词
Computer arithmetic; Decimal arithmetic; Coarse-grain architecture; Reconfigurable hardware;
D O I
10.1016/j.compeleceng.2017.08.018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware and software implementations of decimal arithmetic have resurfaced in recen years to overcome the limitations of binary arithmetic. Traditionally, decimal arithmetic units have been designed as application-specific hardware modules. But there is an emerging trend towards the design and implementation of deciinal arithmetic operations on re configurable structures. This paper contributes to this trend by proposing a reconfigurabli architecture, namely DARA, for high performance implementation of decimal arithmetic operations. Some basic decimal arithmetic operations were implemented on DARA anc synthesized subsequently. The results show that DARA has a delay overhead of 26% an area overhead of 54% on average compared to an ASIC implementation of the same operations. At the same time, if those basic operations had been implemented on a moder commercial FPGA, DARA would have outperformed the commercial device in terms of de lay and area by a factor of almost 4 and 9, respectively. (C) 2017 Elsevier Ltd. All rights reserved
引用
收藏
页码:18 / 29
页数:12
相关论文
共 50 条
  • [1] An optimized architecture for implementing image convolution with reconfigurable hardware
    Vega-Rodriguez, MA
    Sanchez-Perez, JM
    Gomez-Pulido, JA
    Intelligent Automations and Control: Trends Principles, and Applications, Vol 16, 2004, 16 : 131 - 136
  • [2] Decimal Square Root: Algorithm and Hardware Implementation
    Hosseiny, Adel
    Jaberipur, Ghassem
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (12) : 4195 - 4219
  • [3] Decimal Square Root: Algorithm and Hardware Implementation
    Adel Hosseiny
    Ghassem Jaberipur
    Circuits, Systems, and Signal Processing, 2016, 35 : 4195 - 4219
  • [4] XTR implementation on reconfigurable hardware
    Peeters, E
    Neve, M
    Ciet, M
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2004, PROCEEDINGS, 2004, 3156 : 386 - 399
  • [5] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    Wang, Chao
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2016, 44 (06) : 1102 - 1117
  • [6] A Reconfigurable Hardware Architecture for Principal Component Analysis
    Korat, Uday A.
    Alimohammad, Amirhossein
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (05) : 2097 - 2113
  • [7] A Reconfigurable Hardware Architecture for Principal Component Analysis
    Uday A. Korat
    Amirhossein Alimohammad
    Circuits, Systems, and Signal Processing, 2019, 38 : 2097 - 2113
  • [8] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nadia Nedjah
    Luiza de Macedo Mourelle
    Chao Wang
    International Journal of Parallel Programming, 2016, 44 : 1102 - 1117
  • [9] AN IMPLEMENTATION OF MEMBRANE COMPUTING USING RECONFIGURABLE HARDWARE
    Nguyen, Van
    Kearney, David
    Gioiosa, Gianpaolo
    COMPUTING AND INFORMATICS, 2008, 27 : 551 - 569
  • [10] A scalable parallel reconfigurable hardware architecture for DNA matching
    Garcia Neto Segundo, Edgar Jose
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (03) : 240 - 246