Low-Power and High Speed SRAM for Ultra Low Power Applications

被引:1
作者
Meshram, Neha [1 ]
Prasad, Govind [1 ]
Sharma, Divaker [2 ]
Mandi, Bipin Chandra [3 ]
机构
[1] IIIT Naya Raipur, Dept ECE, Naya Raipur, India
[2] Jamia Millia Islamia, Dept ECE, Delhi, India
[3] IIIT Naya Raipur, Dept ECE, Raipur, Madhya Pradesh, India
来源
2022 IEEE INTERNATIONAL IOT, ELECTRONICS AND MECHATRONICS CONFERENCE (IEMTRONICS) | 2022年
关键词
Dynamic Power; high speed; process analysis; SRAM; stability; static power; DESIGN; CELL;
D O I
10.1109/IEMTRONICS55184.2022.9795749
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid development of battery-powered gadgets has made low-power design a priority in recent years. In addition, integrated SRAM units in contemporary soCs have become an essential component. The increased number of transistors in SRAM units and the increased leakage in scaled technology of the MOS transistors have turned the SRAM unit into a power block from dynamic and static perspectives. This memory circuitry consumes many chips and determines the system's overall power consumption. Typically, the primary 6T SRAM cell gives more power loss and delay. In this paper, various SRAM transistor cells have been built and analyzed from different topologies. A proposed low-power 9T SRAM cell area has improved reading and writing access time. As anticipated from the modeling findings, experimental results show a significant overall power decrease compared to traditional and previously published.
引用
收藏
页码:475 / 480
页数:6
相关论文
共 26 条
[1]   Design and Sensitivity Analysis of a New Current-Mode Sense Amplifier for Low-Power SRAM [J].
Anh-Tuan Do ;
Kong, Zhi-Hui ;
Yeo, Kiat-Seng ;
Low, Jeremy Yung Shern .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) :196-204
[2]  
Anitha D., 2018, 2018 2 INT C INVENTI
[3]   Design of Defect and Fault-Tolerant Nonvolatile Spintronic Flip-Flops [J].
Bishnoi, Rajendra ;
Oboril, Fabian ;
Tahoori, Mehdi B. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) :1421-1432
[4]  
Chen Gregory, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P288, DOI 10.1109/ISSCC.2010.5433921
[5]   Structural Analysis of Low Power and Leakage Power Reduction of Different Types of SRAM Cell Topologies [J].
Choudhari, Shruti H. ;
Jayakrishnan, P. .
2019 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2019,
[6]  
Dhanumjaya K., 2012, INTERJ VLSICS, V3
[7]   NC-SRAM - A low-leakage memory circuit for ultra deep submicron designs [J].
Elakkumanan, P ;
Narasimhan, A ;
Sridhar, R .
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, :3-6
[8]   Area and Energy-Efficient Complementary Dual-Modular Redundancy Dynamic Memory for Space Applications [J].
Giterman, Robert ;
Atias, Lior ;
Teman, Adam .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) :502-509
[9]   Performance and Energy-Efficient Design of STT-RAM Last-Level Cache [J].
Hameed, Fazal ;
Khan, Asif Ali ;
Castrillon, Jeronimo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) :1059-1072
[10]   A high stable 8T-SRAM with bit interleaving capability for minimization of soft error rate [J].
Nayak, Debasish ;
Acharya, Debiprasad Priyabrata ;
Rout, Prakash Kumar ;
Nanda, Umakanta .
MICROELECTRONICS JOURNAL, 2018, 73 :43-51