A Standard Cell Based Synchronous Dual-Bit Adder with Embedded Carry Look-Ahead

被引:0
作者
Balasubramanian, Padmanabhan [1 ]
Prasad, Krishnamachar [2 ]
Mastorakis, Nikos E. [3 ]
机构
[1] WSEAS Res Dept, 17-23 Agiou Ioannou Theologou, Athens 15773, Greece
[2] Univ Auckland Technol, Dept Elect & Elect Engn, NL-1142 Auckland, New Zealand
[3] Mil Inst Univ Educ, Hellenic Naval Acad, Dept Comp Sci, Piraeus 18539, Greece
来源
ADVANCES IN COMMUNICATIONS, COMPUTERS, SYSTEMS, CIRCUITS AND DEVICES | 2010年
关键词
Adder; Standard cells; Semi-custom design; High speed; Low power; Power-delay product; Energy-Delay Product; LOW-POWER; DESIGN; PERFORMANCE;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A novel synchronous dual-bit adder design, realized using the elements of commercial standard cell libraries, is presented in this article. The adder embeds two-bit carry look-ahead generator functionality and is realized using simple and compound gates of the standard cell library. The performance of the proposed dual-bit adder design is evaluated and compared vis-a-vis the conventional full adder (implemented using two half adder blocks) and the library's full adder element, when performing 32-bit addition on the basis of the fundamental carry propagate adder topology. Based on experimentations targeting the best case process corner of the highspeed 130nm UMC CMOS cell library and the highest speed corner of the inherently power optimized 65nm STMicroelectronics CMOS standard cell library, it has been found that the proposed adder module is effective in achieving significant performance gains even in comparison with the commercial library based adder whilst facilitating reduced energy-delay product.
引用
收藏
页码:175 / +
页数:3
相关论文
共 22 条
[1]  
[Anonymous], FAR CELL LIBR FSC0HD
[2]  
[Anonymous], P 47 IEEE INT MIDW S
[3]  
[Anonymous], CORE65LPLVT1 10V VER
[4]  
Balasubramanian P, 2009, PROCEEDINGS OF THE 3RD INT CONF ON APPLIED MATHEMATICS, CIRCUITS, SYSTEMS, AND SIGNALS/PROCEEDINGS OF THE 3RD INT CONF ON CIRCUITS, SYSTEMS AND SIGNALS, P246
[5]  
Balasubramanian P, 2009, ELE COM ENG, P97
[6]  
Brayton R.K., 1984, Logic minimization algorithms for VLSI synthesis
[7]   A review of 0.18-μm full adder performances for tree structured arithmetic circuits [J].
Chang, CH ;
Gu, JM ;
Zhang, MY .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :686-695
[8]  
Chen D. C., 1992, Proceedings of the International Conference on Application Specific Array Processors (Cat. No.92TH0453-1), P134, DOI 10.1109/ASAP.1992.218576
[9]  
GARSIDE JD, 1993, IFIP TRANS A, V28, P181
[10]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321