HDL Design for High Speed Multichannel Rate PRBS -GPS SOC Transceiver for Data Acquisition and Tracking using Satellites Based Ultra High Speed GPS Mobile Phone Computing System

被引:0
|
作者
Sastry, P. N. V. M. [1 ]
Rao, D. N. [2 ]
Vathsal, S. [3 ]
Krishnaiah, G. [4 ]
机构
[1] JBREC, R&D CELL & ECE, Hyderabad 75, Andhra Pradesh, India
[2] JBREC, Hyderabad 75, Andhra Pradesh, India
[3] JBIET, R&D & EEE, Hyderabad 75, Andhra Pradesh, India
[4] JBREC, ECE, Hyderabad 75, Andhra Pradesh, India
来源
2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO) | 2015年
关键词
C/A - Coarse Acquisition; GPS -Global Position System; VHDL - Very High Speed Integrated Circuit Hardware Description Language; FPGA - Field Programmable Gate Array; SOC - System On Chip;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Aim is for HDL Design & Implementation of Multichannel frequency rate PRBS-GPS SOC Transceiver Design using VHDL & Verilog HDL. GPS SOC Transceiver contains Transmitter & Receiver and Transceiver SOC by Integration of Transmitter & Receiver. Transmitter Contains PRBS - Base Band Signal Navigation Data Generator with frequency of 50 Hz & Carrier Wave Generator with a frequency of 1.057 MHz and C(t) is Pseudo Random Code (C/A Code of Satellite is 1.023 MHz). PRBS GPS Base Band Signal Generator & Carrier Wave Generator are XOR ed by using XOR Gate for generation of Digital Modulated Signal by Tapping Different Sequence Patterns 2e(7)-1,2e(10)-1,2e(15)-1,2e(23)-1,2e(31)-1 etc as per CCITT - ITU Standards (O.150, O.151, O.152) for Identification of Property of PRBS Modulated Signal codes and the same signal codes received by using PRBS GPS Receiver System and compared with the Received signal codes delayed with Transmitted one, and if the result is '0', no error in the received sequence. '1' means error occurred in the received sequence. Speed of Transmission & Reception rate is in terms of Gbps/Tbps/Peta/Exa/Zetta Bits Per Second. Coding done by VHDL &/ Verilog HDL. Programming & Debugging Done by Xilinx ISE 9.2i Software Design Tool and Xilinx Spartan III FPGA Development Kit.
引用
收藏
页数:6
相关论文
共 1 条
  • [1] HDL Design Architecture for Compatible Multichannel Multi frequency Rate SERIAL Bit Error Rate Tester (BERT) ASIC IP Core for Testing Of High Speed Wireless System Products/Applications
    Sastry, P. N. V. M.
    Rao, D. N.
    Vathsal, S.
    Rajaiah, A.
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 839 - 843