The optimization of deep trench isolation structure for high voltage devices on SOI substrate

被引:10
作者
Qian, Qinsong [1 ]
Sun, Weifeng [1 ]
Han, Dianxiang [1 ]
Liu, Siyang [1 ]
Su, Zhan [1 ]
Shi, Longxing [1 ]
机构
[1] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing 210096, Peoples R China
关键词
Deep trench isolation; SOI; Etching partial buried oxide; Minimum french spacing;
D O I
10.1016/j.sse.2011.05.020
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the process and layout optimizations for improving the isolation performance of deep trench structures on SOI substrate are proposed. In the view of process flow, the reasons for forming weak points (located at the trench bottom) in deep trench structure are analyzed. In order to solve this problem of the weak points, a method of etching partial buried oxide after etching silicon is put forward, which can increase the thickness of isolation oxide at trench bottom by 10-20%. In aspect of layout structure, a voltage drop model of double trench structures is presented and verified by the experimental results, which indicates that breakdown voltage of double trench is a function of trench spacing. It is noted that the minimum trench spacing allowed by the process design rule can ensure superior isolation capability for double trench structure. Both methods for improving the performance of the device have also been verified in 0.5 mu m HV SOI technology. (C) 2011 Published by Elsevier Ltd.
引用
收藏
页码:154 / 157
页数:4
相关论文
共 9 条
[1]  
CLAVELIER L, 2003, P 33 EUR SOL STAT DE, P497
[2]  
Fritzsch M, 2010, PROC IEEE INT SYMP, P974, DOI 10.1109/ISIE.2010.5637007
[3]   Fabrication of Trench Isolation and Trench Power MOSFETs in a Smart Power IC Technology with a Single Trench Unit Process [J].
Kadow, Christoph ;
Decker, Stefan ;
Dibra, Donald ;
Krischke, Norbert ;
Lanzerstorfer, Sven ;
Maier, Hubert ;
Meyer, Thorsten ;
Vannucci, Nicola ;
Zink, Robert .
2009 21ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2009, :224-+
[4]  
KITTLER G, 2010, SOI C SOI 2010 IEEE, P1
[5]  
LANGE A, 2007, IND ELECT, P1430
[6]  
Lerner R, 2005, INT SYM POW SEMICOND, P135
[7]  
Lerner R, 2008, INT SYM POW SEMICOND, P205
[8]   Reliability assessment of deep trench isolation structures [J].
Moens, P ;
Coppens, P ;
Baele, J ;
Bauwens, F ;
De Vleeschouvver, F ;
De Pestel, F ;
Tack, M .
2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, :573-577
[9]   NUMERICAL-SIMULATION OF STRESS-DEPENDENT OXIDE-GROWTH AT CONVEX AND CONCAVE CORNERS OF TRENCH STRUCTURES [J].
UMIMOTO, H ;
ODANAKA, S ;
NAKAO, I .
IEEE ELECTRON DEVICE LETTERS, 1989, 10 (07) :330-332