A Single Phase 7-Level Cascade Inverter Topology with Reduced Number of Switches on Resistive Load by Using PWM

被引:2
作者
Hamzah, H. H. [1 ]
Ponniran, A. [1 ]
Kasiran, A. N. [1 ]
Harimon, M. A. [1 ]
Gendum, D. A. [1 ]
Yatim, M. H. [1 ]
机构
[1] Univ Tun Hussein Onn Malaysia, Fac Elect & Elect Engn, Parit Raja 86400, Johor, Malaysia
来源
INTERNATIONAL SEMINAR ON MATHEMATICS AND PHYSICS IN SCIENCES AND TECHNOLOGY 2017 (ISMAP 2017) | 2018年 / 995卷
关键词
MULTILEVEL INVERTER;
D O I
10.1088/1742-6596/995/1/012061
中图分类号
O29 [应用数学];
学科分类号
070104 ;
摘要
This paper discussing design principles of inverter structure with reduced number of semiconductor devices of seven levels symmetric H-bridge multilevel inverter (MLI) topology. The aim of this paper is to design an inverter circuit with reduction of semiconductor losses, converter size and development cost. The H-bridge and auxiliary structures were considered in order to achieve seven levels output voltage. The performance of design circuit is compared with conventional seven levels structure in terms of voltage output. The circuit development consists of seven switches and three diode. A basic modulation technique is used to confirm the designed circuit. The results show that the designed circuit is able to convert seven level output voltage with low total harmonics distortion (THD) in voltage fundamental output. According to the results, fundamental output voltage is increased up to 8.314%, and the THD is decreased up to 0.81% compared to the conventional seven level inverter.
引用
收藏
页数:7
相关论文
共 5 条
[1]  
Ahmed Rokan Ali, 2010, P 14 INT MIDDL E POW, P565
[2]   New cascaded multilevel inverter topology with minimum number of switches [J].
Babaei, Ebrahim ;
Hosseini, Seyed Hossein .
ENERGY CONVERSION AND MANAGEMENT, 2009, 50 (11) :2761-2767
[3]   Reduced switch count pulse width modulated multilevel inverter [J].
Jayabalan, Maalmarugan ;
Jeevarathinam, Baskaran ;
Sandirasegarane, Thamizharasan .
IET POWER ELECTRONICS, 2017, 10 (01) :10-17
[4]   Cascaded multilevel inverter with regeneration capability and reduced number of switches [J].
Lezana, Pablo ;
Rodriguez, Jose ;
Oyarzun, Diego A. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) :1059-1066
[5]   Evolution of Multilevel Voltage Source Inverters [J].
Zinoviev, Gennadiy S. ;
Lopatkin, Nikolay N. .
2008 9TH INTERNATIONAL CONFERENCE ON ACTUAL PROBLEMS ON ELECTRONIC INSTRUMENT ENGINEERING PROCEEDINGS, VOL 1, 2008, :125-+