A Low-Power Asynchronous RISC-V Processor With Propagated Timing Constraints Method

被引:13
|
作者
Li, Zhiyu [1 ]
Huang, Yuhao [1 ]
Tian, Longfeng [1 ]
Zhu, Ruimin [2 ]
Xiao, Shanlin [2 ]
Yu, Zhiyi [2 ]
机构
[1] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou 510006, Peoples R China
[2] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Zhuhai 519082, Peoples R China
基金
中国国家自然科学基金;
关键词
Delays; Clocks; Field programmable gate arrays; Pipelines; Tools; Asynchronous circuits; Internet of Things; Adaptive pipeline structure; asynchronous circuit; bundled-data circuit; FPGA; static timing analysis; DESIGN;
D O I
10.1109/TCSII.2021.3100524
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the past decade, the design of low-power processors is a primary requirement of emerging applications, as Internet of Things (IoT) and neuromorphic chips. Therefore, there has been renewed interest in asynchronous circuits for their low-power consumption and robustness. However, one of the main obstacles is the lack of commercial EDA tool support, which makes asynchronous design takes time and is not well-suited for industrial adoption. This brief proposes a new methodology for implementing asynchronous phase-decoupled click-based circuits with traditional EDA tools. To perform static timing analysis both in the control and data paths, we capture asynchronous event propagation via generated clocks. Moreover, we present an adaptive pipeline asynchronous RISC-V processor implemented on the FPGA, Xilinx ZCU102 board. The implementation result shows that the asynchronous RISC-V processor achieves a 3x dynamic power improvement against the synchronous one with a similar resource.
引用
收藏
页码:3153 / 3157
页数:5
相关论文
共 50 条
  • [1] Design and Implementation of Low-Power IoT RISC-V Processor with Hybrid Encryption Accelerator
    Yang, Sen
    Shao, Lian
    Huang, Junke
    Zou, Wanghui
    ELECTRONICS, 2023, 12 (20)
  • [2] Florian: Developing a Low-power RISC-V Multicore Processor with a Shared Lightweight FPU
    Park, Jina
    Han, Kyuseung
    Choi, Eunjin
    Lee, Sukho
    Lee, Jae-Jin
    Lee, Woojoo
    Pedram, Massoud
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [3] A Low-Power Low-Area SoC based in RISC-V Processor for IoT Applications
    Serrano, Ronaldo
    Sarmiento, Marco
    Duran, Ckristian
    Nguyen, Khai-Duy
    Hoang, Trong-Thuc
    Ishibashi, Koichiro
    Pham, Cong-Kha
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 375 - 376
  • [4] A Low Power Branch Prediction for Deep Learning on RISC-V Processor
    Sun, Mingjian
    Li, Yuan
    Chen, Song
    Kang, Yi
    2021 IEEE 32ND INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2021), 2021, : 203 - 206
  • [5] Integration of Posit Arithmetic in RISC-V Targeting Low-Power Computations
    Mallasen, David
    Murillo, Raul
    Del Barrio, Alberto A.
    Botella, Guillermo
    Prieto-Matias, Manuel
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 352 - 357
  • [6] An ACF<0.03 low-power software PUF based on the RISC-V processor for IoT security
    Ni, Li
    Wang, Pengjun
    Zhang, Yuejun
    Chen, Jia
    Zhang, Huihong
    Zhuang, Youyi
    MICROELECTRONICS JOURNAL, 2022, 121
  • [7] Developing an Ultra-low Power RISC-V Processor for Anomaly Detection
    Park, Jina
    Choi, Eunjin
    Lee, Kyungwon
    Lee, Jae-Jin
    Han, Kyuseung
    Lee, Woojoo
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [8] Low-Power Magnetic Displacement Sensor Based on RISC-V Embedded System
    Sun, Tao
    Song, Yue
    Yang, Huiyun
    SENSORS, 2024, 24 (13)
  • [9] Accelerating Bayesian Neural Networks on Low-Power Edge RISC-V Processors
    Perez, Samuel
    Resano, Javier
    Suarez Gracia, Darfo
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 507 - 512
  • [10] Maxpool operator for RISC-V processor
    Nevezi-Strango, David
    Rotar, Danut
    Valcan, Sorin
    Gaianu, Mihail
    2023 25TH INTERNATIONAL SYMPOSIUM ON SYMBOLIC AND NUMERIC ALGORITHMS FOR SCIENTIFIC COMPUTING, SYNASC 2023, 2023, : 246 - 250