High-Speed Architectures for Multiplication Using Reordered Normal Basis

被引:10
作者
Namin, Ashkan Hosseinzadeh [1 ]
Wu, Huapeng [2 ]
Ahmadi, Majid [2 ]
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Univ Windsor, Dept Elect & Comp Engn, Windsor, ON N9B 3P4, Canada
关键词
Finite field; binary field; optimal normal basis type II; reordered normal basis; multiplication algorithm; multiplier; hardware; OMURA PARALLEL MULTIPLIER; FIELD MULTIPLICATION; ALGORITHMS;
D O I
10.1109/TC.2010.218
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Normal basis has been widely used for the representation of binary field elements mainly due to its low-cost squaring operation. Optimal normal basis type II is a special class of normal basis exhibiting very low multiplication complexity and is considered as a safe choice for hardware implementation of cryptographic applications. In this paper, high-speed architectures for binary field multiplication using reordered normal basis are proposed, where reordered normal basis is referred to as a certain permutation of optimal normal basis type II. Complexity comparison shows that the proposed architectures are faster compared to previously presented architectures in the open literature using either an optimal normal basis type II or a reordered normal basis. One advantage of the new word-level architectures is that the critical path delay is a constant (not a function of word size). This enables the multipliers to operate at very high clock rates regardless of the field size or the number of words. Hardware implementation of some practical size multipliers for elliptic curve cryptography is also included.
引用
收藏
页码:164 / 172
页数:9
相关论文
共 29 条
[1]  
Agnew G. B., 1991, Journal of Cryptology, V3, P63, DOI 10.1007/BF00196789
[2]  
Agnew G. B., 1998, P WORKSH THEOR APPL, V330, P251
[3]  
American National Standards Institute, 2005, PUBL KEY CRYPT FIN S
[4]  
[Anonymous], 2000, IEEE 1363 2000
[5]  
[Anonymous], 1999, 0 18 M TSMC CMOS TEC
[6]   ALGORITHM ENGINEERING FOR PUBLIC KEY ALGORITHMS [J].
BETH, T ;
GOLLMANN, D .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1989, 7 (04) :458-466
[7]  
Digital Signature Standard (DSS), 2009, FIPS PUBL, P186
[8]   A VLSI ARCHITECTURE FOR FAST INVERSION IN GF(2M) [J].
FENG, GL .
IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (10) :1383-1386
[9]   Improved VLSI designs for multiplication and inversion in GF(2M) over normal bases [J].
Gao, LJ ;
Sobelman, GE .
13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, :97-101
[10]  
Gao SH, 2000, J SYMB COMPUT, V29, P879, DOI 10.1006/jsco.2000.0309