Design And Implementation Of Binary And Quaternary Low Power Selective Circuit Using Single Electron Transistor

被引:0
作者
Raut, Vaishali [1 ]
Dakhole, P. K. [2 ]
机构
[1] GH Raisoni Coll Engn & Managernennt, Elect & Telecommun Dept, Pune, Maharashtra, India
[2] Yeshwantrao Chavan Coll Engn, Dept Elect, Nagpur, Maharashtra, India
来源
2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT) | 2015年
关键词
Coulomb blockade; single-electron transistor; SPICE; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the performance analysis of single electron transistor(SET) low power Arithmetic & Logical selective Unit. SET which is low power device is used to produce new features, which is nearly impossible to achieve with only CMOS circuit. Efficient SET 4:1 MUX is designed & verified as well as quaternary selective circuit is proposed. As well one bit full adder, AND, OR and XOR is verified. For simulation a spice, OrCAD, and Matlab is used. The Single Electron Transistors are smaller in size, operate at a greater speed and have low power consumption when compared to CMOS.
引用
收藏
页码:121 / 126
页数:6
相关论文
共 8 条
[1]   Design and simulation of novel TLG-SET based configurable logic cells [J].
Abutaleb, M. M. .
MICROELECTRONICS JOURNAL, 2012, 43 (08) :537-545
[2]  
Changyun Zhu, 2007, DAC 2007
[4]  
Rathnakannan K., 2008, INT J ENG TECHNOLOGY, V5, P57
[5]  
Raut Vaishali, 2015 INT C PERV COMP
[6]  
Tsiolakis 1 T., COMPLEMENTARY SINGLE
[7]  
Zardalidis G., 2008, IEEE T CIRCUITS SY 1, V55
[8]  
Zhang Fengming, 2005, MICROELECTRON J, Vxx, P1