A Regularized Singular Value Decomposition-Based Approach for Failure Pattern Classification on Fail Bit Map in a DRAM Wafer

被引:33
作者
Kim, Byunghoon [1 ]
Jeong, Young-Seon [2 ]
Tong, Seung Hoon [3 ]
Chang, In-Kap [3 ]
Jeong, Myong-Kee [1 ]
机构
[1] Rutgers State Univ, Dept Ind & Syst Engn, Piscataway, NJ 08854 USA
[2] Chonnam Natl Univ, Dept Ind Engn, Kwangju 500757, South Korea
[3] Samsung Elect Co Ltd, Dept Qual Assurance, Memory Business, Hwasung 445701, South Korea
基金
美国国家科学基金会;
关键词
Dynamic random access memory (DRAM); fail bit maps (FBMs); singular value decomposition; wafer quality;
D O I
10.1109/TSM.2014.2388192
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In semiconductor manufacturing processes, monitoring the quality of wafers is one of the most important steps to quickly detect process faults and significantly reduce yield loss. Fail bit maps (FBMs) represent the failed cell count during wafer functional tests and have been popularly used as one of the diagnosis tools in semiconductor manufacturing for process monitoring, root cause analysis, and yield improvements. However, the visual inspection process is costly and time-consuming. Therefore, this paper proposes an automated classification procedure for failure patterns on FBMs in dynamic random access memory (DRAM) wafers. The novel matrix factorization approach, called regularized singular value decomposition, is proposed to decompose binarized FBMs into several eigen-images to extract features that can provide the characteristics of the failure patterns on FBMs. By using the extracted features, k-nearest neighbor classifier is employed to classify feature patterns on FBMs into single bit failure maps and non-single bit failure ones. The proposed procedure is tested on real-life DRAM wafer data set provided by a semiconductor manufacturing industry, and promising results have been obtained for the automatic classification of single bit and non-single bit failure maps.
引用
收藏
页码:41 / 49
页数:9
相关论文
共 24 条
[1]   Human optic sensitivity computation based on singular value decomposition [J].
Amirshahi, Seyed Ali ;
Torkamani-Azar, Farah .
OPTICA APPLICATA, 2012, 42 (01) :137-146
[2]   SINGULAR VALUE DECOMPOSITIONS AND DIGITAL IMAGE-PROCESSING [J].
ANDREWS, HC ;
PATTERSON, CL .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1976, 24 (01) :26-53
[3]   SRAM BITMAP SHAPE-RECOGNITION AND SORTING USING NEURAL NETWORKS [J].
COLLICA, RS ;
CARD, JP ;
MARTIN, W .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (03) :326-332
[4]   Optimal automatic control of multistage production processes [J].
Fenner, JS ;
Jeong, MK ;
Lu, JC .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2005, 18 (01) :94-103
[5]   Application of a bitmap analysis system to the forefront of DRAM devices development [J].
Hamada, T ;
Sugimoto, M .
1997 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP - ASMC 97 PROCEEDINGS: THEME - THE QUEST FOR SEMICONDUCTOR MANUFACTURING EXCELLENCE: LEADING THE CHARGE INTO THE 21ST CENTURY, 1997, :222-227
[6]  
Han Y, 2005, LECT NOTES ARTIF INT, V3682, P1312
[7]  
Hastie T, 2009, The elements of statistical learning: Data mining, inference, and prediction, DOI [10.1007/978-0-387-21606-5, DOI 10.1007/978-0-387-84858-7]
[8]   Wafer Sort Bitmap Data Analysis Using the PCA-Based Approach for Yield Analysis and Optimization [J].
Hsieh, Yeou-lang ;
Tzeng, Gwo-hshiung ;
Lin, T. R. ;
Yu, Hsiao-cheng .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2010, 23 (04) :493-502
[9]   Automatic Identification of Defect Patterns in Semiconductor Wafer Maps Using Spatial Correlogram and Dynamic Time Warping [J].
Jeong, Young-Seon ;
Kim, Seong-Jun ;
Jeong, Myong K. .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2008, 21 (04) :625-637
[10]  
Jianbo Li, 2012, 2012 21st Asian Test Symposium (ATS 2012). Proceedings, P314, DOI 10.1109/ATS.2012.16