Low Leakage Charge Recycling Power Gating Structure for CMOS VLSI Circuits

被引:0
作者
Kavitha, M. [1 ]
Govindaraj, T. [2 ]
机构
[1] Govt Coll Engn, Bargur, Tamil Nadu, India
[2] Muthayammal Engn Coll, Rasipuram, Tamil Nadu, India
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2015年 / 45卷 / 01期
关键词
charge recycling; data retention; drowsy mode; leakage power; power gating; sleep mode; TECHNOLOGY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power dissipation has become an important factor in integrated circuits fabrication due to the rapid increase of battery powered hand held devices. In particular static dissipation increases considerably as technology scales down. To extend the battery lifetime of portable devices and ensure proper operation of digital circuits, static dissipation reduction needs to be addressed. In this paper, a low leakage charge recycling technique is proposed for this concern. The simulation results reveal that this technique exhibits 74 % leakage reduction, 37 % ground bounce reduction, 58 % Power Delay Product (PDP) reduction and nearly 10-33 % improvement in noise margin compared to conventional technique.
引用
收藏
页码:66 / 72
页数:7
相关论文
共 10 条
  • [1] [Anonymous], 2005, International Technology Roadmap for Semiconductors
  • [2] Keating Michael, 2007, Low Power Methodology Manual
  • [3] Kim S, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P22
  • [4] Liu Z, 2007, P IEEE INT MIDW S CI, P891
  • [5] 1-V POWER-SUPPLY HIGH-SPEED DIGITAL CIRCUIT TECHNOLOGY WITH MULTITHRESHOLD-VOLTAGE CMOS
    MUTOH, S
    DOUSEKI, T
    MATSUYA, Y
    AOKI, T
    SHIGEMATSU, S
    YAMADA, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) : 847 - 854
  • [6] Design of a Tr-Modal Multi-Threshold CMOS Switch With Application to Data Retentive Power Gating
    Pakbaznia, Ehsan
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 380 - 385
  • [7] A novel power gating scheme with charge recycling
    Tada, Akira
    Notani, Hiromi
    Numa, Masahiro
    [J]. IEICE ELECTRONICS EXPRESS, 2006, 3 (12): : 281 - 286
  • [8] The Metal Oxide Semiconductor Implementation Service (MOSIS) Marina del Rey CA, 2009, MOSIS CER PACK
  • [9] Yang SQ, 2005, I CONF VLSI DESIGN, P165
  • [10] New generation of predictive technology model for sub-45 nm early design exploration
    Zhao, Wei
    Cao, Yu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (11) : 2816 - 2823