Design and Implementation of a Digital Front-End With Digital Compensation for Low-Complexity 4G Radio Transceivers

被引:0
|
作者
Park, Chester Sungchung [1 ]
Gim, Yungyu [2 ]
Park, Jeongpil [3 ]
Park, Sungkyung [4 ]
机构
[1] Konkuk Univ, Dept Elect & Elect Engn, Seoul 05029, South Korea
[2] Samsung Elect Inc, Syst LSI Business, Hwaseong Si 18448, Gyeonggi Do, South Korea
[3] Telechips Inc, Seoul 05510, South Korea
[4] Pusan Natl Univ, Dept Elect Engn, Busan 46241, South Korea
基金
新加坡国家研究基金会;
关键词
Decision feedback equalizers; Receivers; Radio frequency; Estimation; Modems; Radio transmitters; OFDM; Anti-drooping; ASIC; DC offset; decimation; digital compensation; digital front-end; interpolation; IQ estimation and compensation; I/Q IMBALANCE COMPENSATION; DC OFFSET CANCELLATION; IQ IMBALANCE; FREQUENCY OFFSET; PHASE NOISE; INTERPOLATION; ARCHITECTURE; PERFORMANCE; RECEIVERS; MODEMS;
D O I
10.1109/ACCESS.2021.3102949
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A digital front-end with digital compensation is designed and implemented for low-complexity 4G radio transceivers targeted for wearable devices such as smart watches. The proposed digital front-end in the radio receiver consists of an anti-drooping filter, a decimation chain, a DC offset cancellation circuit, and an in-phase and quadrature estimation and compensation circuit whereas the digital front-end in the radio transmitter includes an anti-drooping filter, a root raised cosine filter, and an interpolation chain. The proposed DC offset cancellation circuit is based on both infinite-duration impulse response filter and moving average. The proposed in-phase and quadrature estimation and compensation circuit attains lower complexity with negligible performance loss, compared with an existing circuit. A systematic top-down strategy is taken to design and implement the proposed digital front-end from the algorithm level to the application-specific integrated circuit or ASIC hardware level. The inter-symbol interference in the transmitter and the receiver is analyzed and the unwanted emission in the transmitter is simulated as well. For all the seven bandwidths or modes in 3G and 4G, the digital front end receiver ASIC satisfies all the interference requirements, namely, in-band blocker, narrowband blocker, and adjacent channel selectivity requirements whereas the digital front end transmitter ASIC meets all the unwanted emission requirements, namely, spectrum emission mask, spurious emission, and adjacent channel leakage ratio requirements. The proposed multimode 4G digital front end receiver and transmitter ASICs exhibit a >40dB mean signal-to-noise ratio for all the seven modes and are implemented in a 180nm CMOS process technology.
引用
收藏
页码:111432 / 111455
页数:24
相关论文
共 50 条
  • [31] Low Area Digital Front-End for Single Lead ECG Acquisition
    Neelamsetty, Surya Kanthi
    Balivada, Leela Kumari
    2021 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2021, : 593 - 595
  • [32] Digital Predistortion of Power Amplifiers with Diversity Technique in 4G MIMO Transceivers
    Tripathi, Girish Chandra
    Jaraut, Praveen
    Rawat, Meenakshi
    Reddy, L. N.
    2015 IEEE MTT-S INTERNATIONAL MICROWAVE AND RF CONFERENCE (IMARC), 2015, : 53 - 55
  • [33] The ARAGORN front-end - An FPGA based implementation of a Time-to-Digital Converter
    Buechele, M.
    Fischer, H.
    Herrmann, F.
    Schaffer, C.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [34] The ARAGORN Front-End - FPGA Based Implementation of a Time-to-Digital Converter
    Buechele, M.
    Fischer, H.
    Herrmann, F.
    Schaffer, C.
    2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD), 2016,
  • [35] Prototype Implementation of Two Efficient Low-Complexity Digital Predistortion Algorithms
    Ernst Aschbacher
    Mei Yen Cheong
    Peter Brunmayr
    Markus Rupp
    Timo I. Laakso
    EURASIP Journal on Advances in Signal Processing, 2008
  • [36] Prototype implementation of two efficient low-complexity digital predistortion algorithms
    Aschbacher, Ernst
    Cheong, Mei Yen
    Brunmayr, Peter
    Rupp, Markus
    Laakso, Timo I.
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2008, 2008 (1)
  • [37] A New Tunable RF Front-End Circuit for Advanced 4G Handsets
    Obiya, Hidenori
    Wada, Takaya
    Hayafuji, Hisao
    Ogami, Takashi
    Tani, Masakazu
    Koshino, Masayoshi
    Kawashima, Makoto
    Nakajima, Norio
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [38] Digital Pre-distortion of Radio Frequency Front-end Impairments in the Design of Spectrally Agile Multicarrier Transmission
    Fu, Zhu
    Wyglinski, Alexander M.
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1654 - 1658
  • [39] Design of an efficient digital front-end for audio delta-sigma digital-to-analog converter
    Zhao, M.-L. (zhaoml@vlsi.zju.edu.cn), 1600, Zhejiang University (47):
  • [40] Introducing 5G Front-End Femtocell to Improve 4G Network Performance
    Bhaskar, Debasish
    Sharma, Safal
    Bera, Rabindranath
    Sharma, Ganesh
    Chettri, Preman
    Rai, Kharka Bahadur
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 591 - 598