Design and Implementation of a Digital Front-End With Digital Compensation for Low-Complexity 4G Radio Transceivers

被引:0
|
作者
Park, Chester Sungchung [1 ]
Gim, Yungyu [2 ]
Park, Jeongpil [3 ]
Park, Sungkyung [4 ]
机构
[1] Konkuk Univ, Dept Elect & Elect Engn, Seoul 05029, South Korea
[2] Samsung Elect Inc, Syst LSI Business, Hwaseong Si 18448, Gyeonggi Do, South Korea
[3] Telechips Inc, Seoul 05510, South Korea
[4] Pusan Natl Univ, Dept Elect Engn, Busan 46241, South Korea
基金
新加坡国家研究基金会;
关键词
Decision feedback equalizers; Receivers; Radio frequency; Estimation; Modems; Radio transmitters; OFDM; Anti-drooping; ASIC; DC offset; decimation; digital compensation; digital front-end; interpolation; IQ estimation and compensation; I/Q IMBALANCE COMPENSATION; DC OFFSET CANCELLATION; IQ IMBALANCE; FREQUENCY OFFSET; PHASE NOISE; INTERPOLATION; ARCHITECTURE; PERFORMANCE; RECEIVERS; MODEMS;
D O I
10.1109/ACCESS.2021.3102949
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A digital front-end with digital compensation is designed and implemented for low-complexity 4G radio transceivers targeted for wearable devices such as smart watches. The proposed digital front-end in the radio receiver consists of an anti-drooping filter, a decimation chain, a DC offset cancellation circuit, and an in-phase and quadrature estimation and compensation circuit whereas the digital front-end in the radio transmitter includes an anti-drooping filter, a root raised cosine filter, and an interpolation chain. The proposed DC offset cancellation circuit is based on both infinite-duration impulse response filter and moving average. The proposed in-phase and quadrature estimation and compensation circuit attains lower complexity with negligible performance loss, compared with an existing circuit. A systematic top-down strategy is taken to design and implement the proposed digital front-end from the algorithm level to the application-specific integrated circuit or ASIC hardware level. The inter-symbol interference in the transmitter and the receiver is analyzed and the unwanted emission in the transmitter is simulated as well. For all the seven bandwidths or modes in 3G and 4G, the digital front end receiver ASIC satisfies all the interference requirements, namely, in-band blocker, narrowband blocker, and adjacent channel selectivity requirements whereas the digital front end transmitter ASIC meets all the unwanted emission requirements, namely, spectrum emission mask, spurious emission, and adjacent channel leakage ratio requirements. The proposed multimode 4G digital front end receiver and transmitter ASICs exhibit a >40dB mean signal-to-noise ratio for all the seven modes and are implemented in a 180nm CMOS process technology.
引用
收藏
页码:111432 / 111455
页数:24
相关论文
共 50 条
  • [1] A Low-Complexity 802.15.4 Digital Receiver Front End
    Schmidt, Michael
    Poegel, Frank
    2006 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-12, 2006, : 5738 - 5741
  • [2] A Programmable DSP Front-End for All-Digital 4G Transmitters
    Roverato, Enrico
    Kosunen, Marko
    Lemberg, Jerry
    Stadius, Kari
    Ryynanen, Jussi
    Eloranta, Petri
    Kaunisto, Risto
    Parssinen, Aarno
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [3] The digital front-end of software radio terminals
    Hentschel, T
    Henker, M
    Fettweis, G
    IEEE PERSONAL COMMUNICATIONS, 1999, 6 (04): : 40 - 46
  • [4] Low-Complexity Digital Channelizer Design for Software Defined Radio
    Hao, Jinguang
    Wang, Gang
    Wang, Honggang
    Wang, Lili
    Liu, Xuefeng
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2024, E107A (01) : 134 - 140
  • [5] Reconfigurable front-end architectures and A/D converters for flexible wireless transceivers for 4G radios
    Gielen, G
    Goris, E
    ETW '05: 7TH IEEE EMERGING TECHNOLOGIES WORKSHOP: CIRCUITS AND SYSTEMS FOR 4G MOBILE WIRELESS COMMUNICATIONS, PROCEEDINGS, 2005, : 13 - 18
  • [6] A low-complexity crest factor reduction design for 5G NR sub-6 GHz digital front-end with restricted peak regrowth
    Dalwadi, Gaurav
    Krishnan, Navaneeth
    Shah, Brijesh
    Shah, Hardip
    DIGITAL SIGNAL PROCESSING, 2024, 152
  • [7] FRONT-END DESIGN FOR DIGITAL SIGNAL ANALYSIS
    PATKAY, JPD
    CHU, FRF
    WIGGERS, HAM
    HEWLETT-PACKARD JOURNAL, 1977, 29 (02): : 9 - 14
  • [8] A Flexible and Compact Digital Front-end Design for Wideband Software Radio Receivers
    Han, Yu
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [9] Design and Implementation of a Wideband Digital Interpolating Phase Modulator RF Front-End
    Lemberg, Jerry
    Kosunen, Marko
    Nieminen, Tero
    Roverato, Enrico
    Martelius, Mikko
    Stadius, Kari
    Ryynanen, Jussi
    Anttila, Lauri
    Valkama, Mikko
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [10] A robust front-end architecture for low-power UWB radio transceivers
    Barras, D
    Ellinger, F
    Jäckel, H
    Hirt, W
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (04) : 1713 - 1723