Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES | 2014年
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 50 条
  • [41] Design of 1-bit Full Adder using β-Driven Threshold Element
    Paul, Madhusmita
    Kapoor, Neha
    Modak, Rohini
    Paul, Tathagata
    Chaudhuri, Rajarshi Roy
    Chowdhury, Subhajit Dutta
    Sarkar, Mili
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [42] Delay and Energy Efficiency Analysis of a 1-bit CMOS Full Adder
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (2-3): : 263 - 269
  • [43] Experimental Demonstration of a 1-Bit Full Adder in Perpendicular Nanomagnetic Logic
    Breitkreutz, Stephan
    Kiermaier, Josef
    Eichwald, Irina
    Hildbrand, Christian
    Csaba, Gyorgy
    Schmitt-Landsiedel, Doris
    Becherer, Markus
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (07) : 4464 - 4467
  • [44] HIGH SPEED AREA EFFICIENT 1-BIT HYBRID FULL ADDER
    Kumar, Sachin
    Kumar, Aman
    Bansal, Puneet
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 682 - 686
  • [45] Design of 1-bit Full Adder Using NMOS based Negative Differential Resistance
    Chowdhury, Subhajit Dutta
    Chaudhuri, Rajarshi Roy
    Sarkar, Mili
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 630 - 636
  • [46] Design of Ultra-Efficient Reversible Gate Based 1-bit Full Adder in QCA with Power Dissipation Analysis
    Bhat, Soha Maqbool
    Ahmed, Suhaib
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (12) : 4042 - 4063
  • [47] Low Power 14T Hybrid Full Adder Cell
    Sugandha, Chauhan
    Tripti, Sharma
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON FRONTIERS IN INTELLIGENT COMPUTING: THEORY AND APPLICATIONS, (FICTA 2016), VOL 2, 2017, 516 : 151 - 160
  • [48] Performance Optimization of 1-bit Full Adder Cell based on CNTFET Transistor
    Ghabri, Houda
    Ben Issa, Dalenda
    Samet, Hekmet
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2019, 9 (06) : 4933 - 4936
  • [49] Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology
    Niranjan, Neeraj Kumar
    Singh, Rajendra Bahadur
    Rizvi, Navaid Z.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4267 - 4272
  • [50] Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit
    Kumar, Manoj
    Baghel, R. K.
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,