Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES | 2014年
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 50 条
  • [21] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [22] Low Power 1-Bit Full Adder Using Full-Swing Gate Diffusion Input Technique
    Al Badry, Omnia
    Abdelghany, M. A.
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMPUTER ENGINEERING (ITCE' 2018), 2018, : 205 - 208
  • [23] Design of Fast and Efficient 1-bit Full Adder and its Performance Analysis
    Shinde, Kunjan D.
    Nidagundi, Jayashree C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 1275 - 1279
  • [24] Design and Implementation of 15-4 compressor Using 1-bit Semi Domino Full Adder at 28nm Technology
    Raju, G.
    Aruna, S.
    Kumar, G. Ranjith
    Krishna, S. V. Asu
    2015 IEEE ASIAN PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2015, : 26 - 31
  • [25] Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
    Navi, Keivan
    Kavehei, Omid
    Ruholamini, Mahnoush
    Sahafi, Amir
    Mehrabi, Shima
    Dadkhahi, Nooshin
    JOURNAL OF COMPUTERS, 2008, 3 (02) : 48 - 54
  • [26] Area and Power Efficient 4-Bit Comparator Design by Using 1-Bit Full Adder Module
    Sharma, Anjali
    Sharma, Pranshu
    2014 INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2014, : 1 - 6
  • [27] Implementation of Low Power 1-bit Hybrid Full Adder using 22 nm CMOS Technology
    Keerthana, M.
    Ravichandran, T.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1215 - 1217
  • [28] A Low-Power CLA Adder using a 1-bit Hybrid Full-Adder on the 45nm Technology
    Bonam, Raghavaiah
    Mareedu, Sai Surya
    Kumar, J. Prasanth
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [29] Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic
    Das, Shibam Swamp
    Mishra, Ruby
    Mohapatra, S. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, : 636 - 639
  • [30] A high-performance full swing 1-bit hybrid full adder cell
    Hussain, Shahbaz
    Hasan, Mehedi
    Agrawal, Gazal
    Hasan, Mohd
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (03) : 210 - 217