Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES | 2014年
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 18 条
[1]   Analysis and comparison on full adder block in submicron technology [J].
Alioto, M ;
Palumbo, G .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) :806-823
[2]  
[Anonymous], IEEE J SOLID STATE C
[3]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321
[4]   HIGH-SPEED COMPACT CIRCUITS WITH CMOS [J].
KRAMBECK, RH ;
LEE, CM ;
LAW, HFS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) :614-619
[5]   Noise-tolerance improvement in dynamic CMOS logic circuits [J].
Mendoza-Hernandez, F. ;
Linares-Aranda, M. ;
Champac, V. .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (06) :565-573
[6]  
Oklobdzija V. G., 1985, Proceedings of the IEEE 1985 Custom Integrated Circuits Conference (Cat. No. 85CH2157-6), P334
[7]  
Rabaey Jan M, 2002, DIGITAL INTEGRATED C
[8]   Low-voltage low-power CMOS full adder [J].
Radhakrishnan, D .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (01) :19-24
[9]  
Shama E. A., 1995, P INT MIDW S CIRC SY
[10]  
Tang Fang, 2008, ANT SEC ID 2008 ASID, P20