Reliable adder and multipliers in QCA technology

被引:2
作者
Sekar, K. Raja [1 ]
Marshal, R. [2 ]
Lakshminarayanan, G. [1 ]
机构
[1] Natl Inst Technol, Dept ECE, Tiruchirappalli 620015, Tamil Nadu, India
[2] Indian Comp Emergency Response Team, New Delhi 110001, India
关键词
adder; multiplier; quantum-dot cellular automata; reliability; DOT CELLULAR-AUTOMATA; FULL ADDER; EFFICIENT DESIGN; SUBTRACTOR; GATE;
D O I
10.1088/1361-6641/ac796a
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) nanotechnology is an interesting circuit design technology which is based on coulombic repulsion and majority logic (ML). Reliability is a key issue in QCA circuits. In this work, an adder is proposed with better fault tolerance and reduced complexity by combining three-input ML and five-input ML gates. The proposed design is realized by using the clock zone approach. Hence, the proposed design deploys only normal cells for its realization. This makes the proposed design less vulnerable to fabrication faults. This is validated by performing extensive fabrication defect analysis. A novel expression to compute the circuit complexity is also proposed. The proposed adder is used to realize a reliable array and serial multiplier. The proposed multipliers consume almost 55% less energy compared to the existing designs. The proposed adder can be used in any circuit at the basic elements.
引用
收藏
页数:11
相关论文
共 36 条