Grouping-Based TSV Test Architecture for Resistive Open and Bridge Defects in 3-D-ICs

被引:13
作者
Lee, Young-woo [1 ]
Lim, Hyeonchan [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
基金
新加坡国家研究基金会;
关键词
3-D-ICs; resistive open defects; resistive TSV-to-TSV bridge defects; through-silicon-via (TSV); 3D INTEGRATED-CIRCUITS;
D O I
10.1109/TCAD.2016.2611505
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
After the 3-D stacking, 3-D-ICs based on through-silicon-vias (TSVs) must be inspected for any TSV defects such as resistive open or bridge defects. In some research studies, several effective testing techniques have been developed such as parallel or serial test architectures, which measure the voltage across a single TSV with a comparator. However, in the current test architectures, hardware overhead and test time are proportional to the number of TSVs. In this paper, we propose a new unified test architecture for screening of TSV defects in 3-D-ICs. Depending on the number of assembled TSVs, the proposed grouping-based test architecture can effectively reduce the cumulative test time and hardware overhead without compromising the test quality.
引用
收藏
页码:1759 / 1763
页数:5
相关论文
共 14 条
[1]  
[Anonymous], 2014, 2014 S VLSI CIRCUITS
[2]  
[Anonymous], 2012, PTM
[3]   Cost-Effective Integration of Three-Dimensional (3D) ICs Emphasizing Testing Cost Analysis [J].
Chen, Yibo ;
Niu, Dimin ;
Xie, Yuan ;
Chakrabarty, Krishnendu .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :471-476
[4]   Pre-Bond and Post-Bond Test and Signal Recovery Structure to Characterize and Repair TSV Defect Induced Signal Degradation in 3-D System [J].
Cho, Minki ;
Liu, Chang ;
Kim, Dae Hyun ;
Lim, Sung Kyu ;
Mukhopadhyay, Saibal .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (11) :1718-1727
[5]   TSV Extracted Equivalent Circuit Model and an On-Chip Test Solution [J].
Gong, Zheng ;
Rashidzadeh, Rashid .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) :679-690
[6]  
Huang YJ, 2011, IEEE VLSI TEST SYMP, P20, DOI 10.1109/VTS.2011.5783749
[7]   Test Challenges for 3D Integrated Circuits [J].
Lee, Hsien-Hsin S. ;
Chakrabarty, Krishnendu .
IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05) :26-35
[8]  
Loi Igor, 2008, 2008 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), P598, DOI 10.1109/ICCAD.2008.4681638
[9]  
Marinissen Erik Jan, 2009, Proceedings of the 2009 IEEE International Test Conference (ITC 2009), DOI 10.1109/TEST.2009.5355674
[10]  
Marinissen EJ, 2010, PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), P544, DOI 10.1109/APCCAS.2010.5775087