Thick-Strained-Si/SiGe CMOS technology with selective-epitaxial-si shallow-trench isolation

被引:5
作者
Miyamoto, Masafumi [1 ]
Sugii, Nobuyuki
Hoshino, Yutaka
Yoshida, Yoshinori
Kondo, Masao
Kimura, Yoshinobu
Ohnishi, Kazuhiro
机构
[1] Hitachi Ltd, Micro Device Div, Ome 1988512, Japan
[2] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
[3] Tokyo Inst Technol, Tokyo 1528552, Japan
[4] Hitachi Ltd, Cent Res Lab, Tokyo 1988512, Japan
[5] Renesas Technol Corp, Hyogo 6640005, Japan
关键词
CMOS; junction leakage; misfit dislocation; selective epitaxy; shallow-trench isolation (STI); SiGe; strained Si;
D O I
10.1109/TED.2007.902057
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a new bulk strained Si/SiGe CMOS technology free from any Ge-related problems, which has a 90-to 110-nm strained Si layer thicker than the limit at which misfit dislocations occur and a new shallow-trench isolation (STI) structure that has a selective-epitaxial-Si (SES) layer to cover up the SiGe trench surface. This technology has advantages in process compatibility with Si CMOS because it allows rough treatment of cap Si surface cleaning or sacrificial oxidation. The thick-strained Si exactly causes misfit dislocations at the interface of Si/SiGe, but no degradation of the internal strain was observed. The dislocation depth is deep enough to reduce the leakage current between source and drain. SES-STI has advantages in low junction. leakage current and manufacturing compatibility with Si-CMOS process. The fabricated thick-strained-Si/SiGe 0.18-mu m CMOS shows the same performance enhancement factor as the usual thin (< 20 nm) strained Si/SiGe. SES-STI reduced the junction leakage current by 1.5-2 decades from the conventional STI without epitaxial Si layer. Hot carrier lifetime is the same or rather longer than control Si, which means that the quality of the gate oxide on thick-strained Si is not inferior to that of control Si.
引用
收藏
页码:2460 / 2465
页数:6
相关论文
empty
未找到相关数据