Hard-pad-based CMP of premetal dielectric planarization

被引:2
作者
Kim, SD [1 ]
Hwang, IS
Choi, KS
机构
[1] Dongguk Univ, Dept Elect Engn, Seoul 100715, South Korea
[2] Hynix Semicond Inc, Memory Res & Dev Div, Kyonggi Do 467860, South Korea
关键词
D O I
10.1149/1.1588302
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In the fabrication of modern Si ultra-large-scaled integrated circuits containing the dynamic random access memory blocks, high performance chemical mechanical polishing (CMP) for the planarization of premetal dielectrics (PMDs) is strongly required. Results of conventional CMP processing using the stack-type pads show good within-wafer uniformity; however this process produces severe degradation in planarity, especially between center and edge areas of the cell blocks. In this work, we describe an approach to the optimized PMD planarization method using the hard-pad-based CMP process and achieve desirable wafer- scaled uniformity and within-die planarity, simultaneously. To analyze the performance of PMD planarization, we also introduce a simple model to extract parameters corresponding to the PMD planarization efficiency. By optimizing the consumables of the polishers, the hard pad-based process shows a comparable within-wafer uniformity and similar to1/3 of within-die variation compared to the stack-type pad process. (C) 2003 The Electrochemical Society.
引用
收藏
页码:G450 / G455
页数:6
相关论文
共 12 条
  • [1] Optimization of the chemical mechanical polishing process for premetal dielectrics
    Fang, SJ
    Garza, S
    Guo, HL
    Smith, TH
    Shinn, GB
    Campbell, JE
    Hartsell, RL
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2000, 147 (02) : 682 - 686
  • [2] HARRIS KR, 2001, P SPIE MICR YIELD RE, P70
  • [3] Evaluation of an advanced wafer carrier for ILD planarization
    Jaso, M
    Glynn, T
    Giunta, J
    Diefenderfer, D
    [J]. 2000 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2000, : 419 - 421
  • [4] Nuetzel J, 2000, ELEC SOC S, V99, P270
  • [5] Wafer scale variation of planarization length in chemical mechanical polishing
    Oji, C
    Lee, B
    Ouma, D
    Smith, T
    Yoon, J
    Chung, J
    Boning, D
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2000, 147 (11) : 4307 - 4312
  • [6] An analytical model of multiple ILD thickness variation induced by interaction of layout pattern and CMP process
    Ouyang, C
    Ryu, K
    Milor, L
    Maly, W
    Hill, G
    Peng, YK
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (03) : 286 - 292
  • [7] RYU K, 1999, P 8 ISSM OCT, P221
  • [8] Stine B., 1997, P CMP MIC C SANT CLA, P266
  • [9] Rapid characterization and modeling of pattern-dependent variation in chemical-mechanical polishing
    Stine, BE
    Ouma, DO
    Divecha, RR
    Boning, DS
    Chung, JE
    Hetherington, DL
    Harwood, CR
    Nakagawa, OS
    Oh, SY
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1998, 11 (01) : 129 - 140
  • [10] Thornton B, 1998, ELEC SOC S, V98, P90