Analysis of emitter efficiency enhancement induced by residual stress for in situ phosphorus-doped polysilicon emitter transistors

被引:3
|
作者
Kondo, M [1 ]
Shiba, T [1 ]
Tamaki, Y [1 ]
机构
[1] HITACHI LTD,DEVICE DEV CTR,TOKYO 198,JAPAN
关键词
D O I
10.1109/16.585554
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper analyzes the enhancement of emitter efficiency in in situ phosphorus-doped polysilicon (IDP) emitter transistors, whose polysilicon emitter is crystallized from an in situ phosphorus doped amorphous Si film, There are two factors that enhance the emitter efficiency of the IDP emitter, One is a potential barrier at the IDP/substrate interface produced by residual stress in the IDP layer, The other is a very thin oxide layer at the interface, which prevents epitaxial growth at the interface, We have distinguished between the emitter efficiency enhancement due to each of these two factors by analyzing the characteristics of three types of IDP emitter in which the residual stress and the thin oxide layer at the interface are controlled differently, We found that the potential barrier due to the residual stress increases the emitter efficiency from about two times to about eight times depending on the emitter size, and that the thin oxide layer at the interface increases the emitter efficiency by about three times.
引用
收藏
页码:978 / 985
页数:8
相关论文
共 50 条