Design and. VLSI implementation of a security ASIP

被引:1
作者
Lu, Ronghua
Zeng, Xiaoyang
Han, Jun
Gu, Yehua
Mai, Lang
机构
来源
ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS | 2007年
关键词
D O I
10.1109/ICASIC.2007.4415768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ASIP, which features the high efficiency of ASIC coprocessor and the flexibility of General Purpose Processor, has and will have popular application in Information security domain. This paper presents a new design and VLSI architecture of Security ASIP for RSA/ECC of cryptographic algorithms. By adopting the special intructions and computing unit, the proposed 32-bit RISC processor achieves the goal of high-speed and low-cost. Based on TSMC 0.25 mu m standard CMOS technology, the core circuit of this Security ASIP has only about 28k gates, and a max frequency of 150MHz, under which only 200 ms is required when the Security ASIP excutes a 1024-bit RSA algorithm.
引用
收藏
页码:866 / 869
页数:4
相关论文
共 12 条
  • [1] *ARM LIM, 2002, ARM SEC SOLUT PROD B
  • [2] BAJOT Y, 1999, P ICSPAT ORL
  • [3] JOHANN G, 2003, LCNS, V2846, P418
  • [4] JUN H, IN PRESS ATTACK RESI
  • [5] *MIPS TECH INC, 2001, SMARTMIPS ARCH SMART
  • [6] *MIPS TECHN INC, 2001, MAK SMART CARDS SEC, P4
  • [7] MONTGOMERY PL, 1985, MATH COMPUT, V44, P519, DOI 10.1090/S0025-5718-1985-0777282-X
  • [8] *NEC EL INC, 2000, V WAY32 32 BIT SEC C
  • [9] QIANG L, 2004, P 2004 47 MIDW S CIR, P467
  • [10] RIVEST RL, 1978, COMMUN ACM, V21, P120, DOI 10.1145/357980.358017