Machine Learning Based Framework to Predict Performance Evaluation of On-Chip Networks

被引:0
作者
Kumar, Anil [1 ]
Talawar, Basavaraj [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, SPARK Lab, Mangalore, India
来源
2018 ELEVENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3) | 2018年
关键词
Network-on-Chip; Machine Learning; Support Vector Regression; Booksim; Artificial Neural Network; Latency; Hop Count;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Chip Multiprocessors(CMPs) and Multiprocessor System-on-Chips(MPSoCs) are meeting the ever increasing demand for high performance in processing large scale data and applications. There is a corresponding increase in the volume and frequency of traffic in the Network-on-Chip(NoC) architectures like CMPs and SoCs. NoC performance parameters like network latency, flit latency and hop count are critical measures which directly influence the overall performance of the architecture and execution time of the application. Unfortunately, cycle-accurate software simulators become slow for interactive use with an increase in architectural size of NoC. In order to provide the chip designer with an efficient framework for accurate measurements of NoC performance parameters, we propose a Machine Learning(ML) framework. Which is designed using different ML regression algorithms like Support Vector Regression(SVR) with different kernels and Artificial Neural Networks(ANN) with different activation functions. The proposed learning framework can be used to analyze the performance parameters of Mesh and Torus based NoC architectures. Results obtained are compared against the widely used cycle-accurate Booksim simulator. Experiments were conducted by variables like topology size from 2x2 to 30x30 with different virtual channels, traffic patterns and injection rates. The framework showed an approximate prediction error of 5% to 8% and overall minimum speedup of 1500x to 2000x.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 19 条
[1]  
[Anonymous], 2000, J. of Mach. Lear. Res
[2]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[3]  
Catania V, 2015, IEEE INT CONF ASAP, P162, DOI 10.1109/ASAP.2015.7245728
[4]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[5]  
Das S, 2015, ICCAD-IEEE ACM INT, P705, DOI 10.1109/ICCAD.2015.7372639
[6]   PI guaranteed cost controller with feedforward compensation for the PWM voltage-source converters [J].
Ebrahim, Osama S. ;
Jain, Praveen K. ;
Nishith, Goel .
INTELEC 07 - 29TH INTERNATIONAL TELECOMMUNICATIONS ENERGY CONFERENCE, VOLS 1 AND 2, 2007, :16-+
[7]   Ensuring respect for human rights in employment [J].
Friedman, S .
INDUSTRIAL RELATIONS RESEARCH ASSOCIATION SERIES, PROCEEDINGS, 2001, :1-13
[8]   Accurate Machine-Learning-Based On-Chip Router Modeling [J].
Jeong, Kwangok ;
Kahng, Andrew B. ;
Lin, Bill ;
Samadi, Kambiz .
IEEE EMBEDDED SYSTEMS LETTERS, 2010, 2 (03) :62-66
[9]  
Kahng Andrew B., 2010, 2010 15th Asia and South Pacific Design Automation Conference (ASP-DAC 2010), P241, DOI 10.1109/ASPDAC.2010.5419887
[10]  
Kahng A.B, 2011, ORION 2 0 POWER AREA