High Speed Low Power 64-Bit Comparator Designed Using Current Comparison Based Domino Logic

被引:0
|
作者
Manikandan, A. [1 ]
Ajayan, J. [1 ]
Arasan, C. Kavin [1 ]
Karthick, S. [1 ]
Vivek, K. [1 ]
机构
[1] MVIT, Dept ECE, Pondicherry, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2015年
关键词
CMOS; Delay; Diode footed domino; Domino logic; Keeper; Noise immunity; Power consumption; CMOS; KEEPER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid growth in CMOS technology with the shrinking device size towards 22 nm has allowed for placement of billions of transistors on a single microprocessor chip. To achieve very high system performance, domino logic styles are widely employed in high performance VLSI chips together with aggressive technology scaling. Comparators are widely used in central processing units (CPUs) and microcontrollers (MCUs). In this paper, a 64 bit comparator circuit is proposed which has a lower leakage and higher noise immunity without dramatic speed degradation compared to high speed domino logic, leakage current replica keeper domino logic and diode footed domino logic. This circuit is based on comparison of mirrored current of the pull up network (PUN) with its worst case leakage current. Current comparison based domino technique reduces the parasitic capacitance on the dynamic node using a small keeper transistor, which reduces the contention current, power consumption and also the delay of the circuit. Simulation results of 64 bit comparator designed using a 22nm high performance predictive technology model demonstrate 51% power reduction compared to a standard domino circuits for 64 bit comparator.
引用
收藏
页码:155 / 161
页数:7
相关论文
共 50 条
  • [31] A 1-bit full adder using CNFET based dual chirality high speed domino logic
    Garg, Sandeep
    Gupta, Tarun K.
    Pandey, Amit K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (01) : 115 - 133
  • [32] Low power and high-speed current latched comparator for weak current operations
    Weng, RM
    Chiang, CW
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 245 - 247
  • [33] Low-Leakage Full Adder Circuit Using Current Comparison Based Domino Logic
    Naveen, R.
    Thanushkodi, K.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 41 - 45
  • [34] Energy Efficient And High Performance 64-bit Arithmetic Logic Unit Using 28nm Technology
    Murgai, Shruti
    Gupta, Ashutosh
    Muthukrishnan, Gayathri
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 453 - 456
  • [35] A high speed and low power CMOS current comparator for photon counting systems
    Borghetti, F
    Farina, L
    Malcovati, P
    Maloberti, F
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 453 - 456
  • [36] A high speed, low energy comparator based on current recycling approach
    Satapathy, Bibhudutta
    Kaur, Amandeep
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [37] Low Power High-Speed Current Comparator Using 130nm CMOS Technology
    Badal, Md Torikul Islam
    Bin Mashuri, Mujahidun
    Reaz, Mamun Bin Ibne
    Kamal, Noorfazila
    Hashim, Fazida Hanim
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 72 - 76
  • [38] A Leakage-Tolerant 16-Bit Comparator using Lector Technique Based Footless Domino Logic Circuit
    Ghimiray, Sapna Rani
    Meher, Preetisudha
    Kumar, Manish
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [39] Low-Power, High-Performance 64-bit CMOS Priority Encoder Using Static-Dynamic Parallel Architecture
    Balobas, Dimitrios
    Konofaos, Nikos
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [40] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177