High Speed Low Power 64-Bit Comparator Designed Using Current Comparison Based Domino Logic

被引:0
|
作者
Manikandan, A. [1 ]
Ajayan, J. [1 ]
Arasan, C. Kavin [1 ]
Karthick, S. [1 ]
Vivek, K. [1 ]
机构
[1] MVIT, Dept ECE, Pondicherry, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2015年
关键词
CMOS; Delay; Diode footed domino; Domino logic; Keeper; Noise immunity; Power consumption; CMOS; KEEPER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid growth in CMOS technology with the shrinking device size towards 22 nm has allowed for placement of billions of transistors on a single microprocessor chip. To achieve very high system performance, domino logic styles are widely employed in high performance VLSI chips together with aggressive technology scaling. Comparators are widely used in central processing units (CPUs) and microcontrollers (MCUs). In this paper, a 64 bit comparator circuit is proposed which has a lower leakage and higher noise immunity without dramatic speed degradation compared to high speed domino logic, leakage current replica keeper domino logic and diode footed domino logic. This circuit is based on comparison of mirrored current of the pull up network (PUN) with its worst case leakage current. Current comparison based domino technique reduces the parasitic capacitance on the dynamic node using a small keeper transistor, which reduces the contention current, power consumption and also the delay of the circuit. Simulation results of 64 bit comparator designed using a 22nm high performance predictive technology model demonstrate 51% power reduction compared to a standard domino circuits for 64 bit comparator.
引用
收藏
页码:155 / 161
页数:7
相关论文
共 50 条
  • [21] An At-Speed Test Technique for High-Speed High-order Adder by a 6.4-GHz 64-bit Domino Adder Example
    Wang, Yu-Shun
    Hsieh, Min-Han
    Li, James Chien-Mo
    Chen, Charlie Chung-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) : 1644 - 1655
  • [22] Low Power Design of a Two Bit Mangitude Comparator for High Speed Operation
    Hasan, Mehedi
    Saha, Uttam Kumar
    Hossain, Muhammad Saddam
    Biswas, Parag
    Hossein, Md. Jobayer
    Dipto, Md. Ashik Zafar
    2019 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2019), 2019,
  • [23] Low Leakage Low Power Domino Logic Technique for Wide Fan-In Applications, 40-Bit Tag Comparator
    Ghimiray, Sapna Rani
    Dutta, Pranab Kishore
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (04): : 248 - 261
  • [24] A full differential low voltage low power high speed current comparator
    Lahiji, GR
    Rezvan, F
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 103 - 106
  • [25] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [26] A-DELTA: A 64-bit high speed, compact, hybrid dynamic-CMOS/threshold-logic adder
    Celinski, P
    Cotofana, SD
    Abbott, D
    ARTIFICIAL NEURAL NETS PROBLEM SOLVING METHODS, PT II, 2003, 2687 : 73 - 80
  • [27] A low power high-speed 8-bit pipelining CLA design using dual-threshold voltage domino logic
    Wang, Chua-Chin
    Huang, Chi-Chun
    Lee, China-Li
    Cheng, Tsai-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 594 - 598
  • [28] Design and FPGA Implementation of High-Speed Area and Power Efficient 64-bit Modified Dual CLCG based Pseudo Random Bit Generator
    Ramapragada, Krishna Sai Tarun
    Netla, Ajith Kumar Reddy
    Chattada, Pavan Kalyan
    Manickam, Bhaskar
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 93 - 98
  • [29] Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application
    Bala, T. Vinoth
    Rishi, P. L.
    Sharuya, R.
    Subashree, N.
    Sneha, M.
    Sabarikannan, M. M.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 968 - 971
  • [30] Design and Analysis of Low Power, High Speed 4-Bit Magnitude Comparator
    Singh, Pranay
    Jain, Pramod Kumar
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 1680 - 1683