共 50 条
- [22] Low Power Design of a Two Bit Mangitude Comparator for High Speed Operation 2019 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2019), 2019,
- [23] Low Leakage Low Power Domino Logic Technique for Wide Fan-In Applications, 40-Bit Tag Comparator INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (04): : 248 - 261
- [24] A full differential low voltage low power high speed current comparator ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 103 - 106
- [26] A-DELTA: A 64-bit high speed, compact, hybrid dynamic-CMOS/threshold-logic adder ARTIFICIAL NEURAL NETS PROBLEM SOLVING METHODS, PT II, 2003, 2687 : 73 - 80
- [28] Design and FPGA Implementation of High-Speed Area and Power Efficient 64-bit Modified Dual CLCG based Pseudo Random Bit Generator 2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 93 - 98
- [29] Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application 2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 968 - 971
- [30] Design and Analysis of Low Power, High Speed 4-Bit Magnitude Comparator 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 1680 - 1683