Cost-Efficient On-Chip Routing Implementations for CMP and MPSoC Systems

被引:36
|
作者
Rodrigo, S. [1 ]
Flich, J. [1 ]
Roca, A. [1 ]
Medardoni, S. [2 ]
Bertozzi, D. [3 ]
Camacho, J. [1 ]
Silla, F. [1 ]
Duato, J. [1 ,4 ]
机构
[1] Univ Politecn Valencia, Parallel Architectures Grp, Valencia 46022, Spain
[2] Integrated Syst Lab Minatec, F-38000 Grenoble, France
[3] Univ Ferrara, Dept Engn, I-44100 Ferrara, Italy
[4] Simula Res Lab, N-1364 Oslo, Norway
关键词
Fault-tolerance; logic design; networks-on-chip; routing;
D O I
10.1109/TCAD.2011.2119150
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as a key component of many-core (CMPs or MPSoCs) architectures. NoCs face the communication scalability challenge while meeting tight power, area, and latency constraints. Designers must address new challenges that were not present before. Defective components, the enhancement of application-level parallelism, or power-aware techniques may break topology regularity, thus, efficient routing becomes a challenge. This paper presents universal logic-based distributed routing (uLBDR), an efficient logic-based mechanism that adapts to any irregular topology derived from 2-D meshes, instead of using routing tables. uLBDR requires a small set of configuration bits, thus being more practical than large routing tables implemented in memories. Several implementations of uLBDR are presented highlighting the tradeoff between routing cost and coverage. The alternatives span from the previously proposed LBDR approach (with 30% of coverage) to the uLBDR mechanism achieving full coverage. This comes with a small performance cost, thus exhibiting the tradeoff between fault tolerance and performance. Power consumption, area, and delay estimates are also provided highlighting the efficiency of the mechanism. To do this, different router models (one for CMPs and one for MPSoCs) have been designed as a proof concept.
引用
收藏
页码:534 / 547
页数:14
相关论文
共 50 条
  • [1] Leveraging Torus Topology with Deadlock Recovery for Cost-Efficient On-Chip Network
    Shin, Minjeong
    Kim, John
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 25 - 30
  • [2] Fat H-Tree: A Cost-Efficient Tree-Based On-Chip Network
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Yamada, Yutaka
    Hsu, D. Frank
    Amano, Hideharu
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2009, 20 (08) : 1126 - 1141
  • [3] Cost-Efficient and Automatic Large Volume Data Acquisition Method for On-Chip Random Process Variation Measurement
    Lee, Sooeun
    Han, Seungho
    Lee, Ikho
    Sim, Jae-Yoon
    Park, Hong-June
    Kim, Byungsub
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (02) : 184 - 193
  • [4] Analysis of network-on-chip topologies for cost-efficient chip multiprocessors
    Ortin-Obon, Marta
    Suarez-Gracia, Dario
    Villarroya-Gaudo, Maria
    Izu, Cruz
    Vinals-Yufera, Victor
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 24 - 36
  • [5] DESIGN AND ANALYSIS OF COST-EFFICIENT IFFT/FFT PROCESSOR CHIP FOR WIRELESS OFDM SYSTEMS
    Chen, Ting-Yuan
    Lin, Yi-Hsien
    Wu, Chih-Feng
    Wang, Chorng-Kuang
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 760 - 763
  • [6] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [7] Cost-Efficient Routing Protocol (CERP) on Wireless Sensor Networks
    Sunghyuck Hong
    Kun-Hee Han
    Wireless Personal Communications, 2014, 79 : 2517 - 2530
  • [8] Cost-Efficient Routing Protocol (CERP) on Wireless Sensor Networks
    Hong, Sunghyuck
    Han, Kun-Hee
    WIRELESS PERSONAL COMMUNICATIONS, 2014, 79 (04) : 2517 - 2530
  • [9] Cost-Efficient Routing with Controlled Node Mobility in Sensor Networks
    Mahboubi, Hamid
    Masoudimansour, Walid
    Aghdam, Amir G.
    Sayrafian-Pour, Kamran
    2011 IEEE INTERNATIONAL CONFERENCE ON CONTROL APPLICATIONS (CCA), 2011, : 1238 - 1243
  • [10] Energy efficient MPSoC on-chip communication bus synthesis using voltage scaling technique
    Pandey, Sujan
    Glesner, Manfred
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1735 - +