Performance Improvement of Radix-4 Booth Multiplier on Negative Partial Products

被引:0
作者
Li, Yang [1 ]
Tang, Xiqin [2 ]
Liu, Wanting [1 ]
Qiao, Shushan [2 ]
Zhou, Yumei [2 ]
Shang, Delong [2 ]
机构
[1] Univ Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Nanjing, Peoples R China
[2] Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Inst Microelect, Nanjing, Peoples R China
来源
2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021) | 2021年
关键词
booth multiplier; booth algorithm; negative partial product; positive partial product; low power;
D O I
10.1109/ICICM54364.2021.9660365
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The traditional Booth decoding applied in Radix-4 Booth multiplier algorithm, introduces a lot of complement operations during processing negative partial products, which increases the design complexity and deteriorates the system performance. To handle this issue, combinations of the classification partial products are analyzed to eliminate the complement conversion in certain situations. Based on this algorithm, an improved 16X16 Radix-4 Booth multiplier with a novel two-stage decoding process is proposed. The design is implemented with Synopsys Design Compiler under SMIC CMOS 55nm technology. The synthesis results show that this work has improvement on reducing the power consumption, boosting the working speed, and narrowing the circuit size.
引用
收藏
页码:222 / 226
页数:5
相关论文
共 12 条
[1]   Circuit techniques for CMOS low-power high-performance multipliers [J].
AbuKhater, IS ;
Bellaouar, A ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (10) :1535-1546
[2]   A SIGNED BINARY MULTIPLICATION TECHNIQUE [J].
BOOTH, AD .
QUARTERLY JOURNAL OF MECHANICS AND APPLIED MATHEMATICS, 1951, 4 (02) :236-240
[3]   A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism [J].
Chang, Yen-Jen ;
Cheng, Yu-Cheng ;
Liao, Shao-Chi ;
Hsiao, Chun-Huo .
IEEE ACCESS, 2020, 8 :114842-114853
[4]  
Ercegovac M. D., 2003, Digital Arithmetic, V1st
[5]  
Jiang G.- L., 2012, P INT C EMB SYST APP, P77
[6]  
[李磊 LI Lei], 2007, [微电子学与计算机, Microelectronics & Computer], V24, P120
[7]  
Li W., 2008, COMPUTER ENG, V34, P299
[8]   An Energy-Efficient Precision-Scalable ConvNet Processor in 40-nm CMOS [J].
Moons, Bert ;
Verhelst, Marian .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) :903-914
[9]  
Prathiba R, 2016, 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), P794, DOI 10.1109/ICEEOT.2016.7754795
[10]  
Rajput R. P., 2012, 2012 UKSim 14th International Conference on Computer Modelling and Simulation (UKSim), P649, DOI 10.1109/UKSim.2012.99