A 2-D compaction Method using Macro block for Post-Silicon Validation
被引:0
|
作者:
论文数: 引用数:
h-index:
机构:
Jung, Won
[1
]
Oh, Hyunggoy
论文数: 0引用数: 0
h-index: 0
机构:
Yonsei Univ, Dept Elect & Elect Engn, Seoul, South KoreaYonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
Oh, Hyunggoy
[1
]
Kang, Dongho
论文数: 0引用数: 0
h-index: 0
机构:
Yonsei Univ, Dept Elect & Elect Engn, Seoul, South KoreaYonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
Kang, Dongho
[1
]
Kang, Sungho
论文数: 0引用数: 0
h-index: 0
机构:
Yonsei Univ, Dept Elect & Elect Engn, Seoul, South KoreaYonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
Kang, Sungho
[1
]
机构:
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
来源:
2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC)
|
2015年
关键词:
2-D compaction;
macro block;
post-silicon debug;
D O I:
暂无
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
The post-silicon validation has been an important step as the complexity of system on chip (SoC) increases. Conventional trace buffer based debug methods offer consecutive observability and real time debug, but the size constraint of the trace buffer still is a challenge. The proposed method uses 2-D compaction for expanding the depth of observation window in a trace buffer. Moreover, the macro block, which is used with 2-D compaction, offers tolerance to various error patterns as a virtual window. The errors identified by the 2-D compaction using the macro block are selectively captured by using the new tag map. The experimental results show that the proposed method enables the reduction of error misidentification.