A 2-D compaction Method using Macro block for Post-Silicon Validation

被引:0
|
作者
Jung, Won [1 ]
Oh, Hyunggoy [1 ]
Kang, Dongho [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
来源
2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2015年
关键词
2-D compaction; macro block; post-silicon debug;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The post-silicon validation has been an important step as the complexity of system on chip (SoC) increases. Conventional trace buffer based debug methods offer consecutive observability and real time debug, but the size constraint of the trace buffer still is a challenge. The proposed method uses 2-D compaction for expanding the depth of observation window in a trace buffer. Moreover, the macro block, which is used with 2-D compaction, offers tolerance to various error patterns as a virtual window. The errors identified by the 2-D compaction using the macro block are selectively captured by using the new tag map. The experimental results show that the proposed method enables the reduction of error misidentification.
引用
收藏
页码:41 / 42
页数:2
相关论文
共 4 条
  • [1] Improved Trace Buffer Observation via Selective Data Capture Using 2-D Compaction for Post-Silicon Debug
    Yang, Joon-Sung
    Touba, Nur A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 320 - 328
  • [2] An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time
    Oh, Hyunggoy
    Han, Taewoo
    Choi, Inhyuk
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (01) : 38 - 44
  • [3] A Post-silicon Debug Support Using High-level Design Description
    Lee, Yeonbok
    Nishihara, Tasuku
    Matsumoto, Takeshi
    Fujita, Masahiro
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 137 - +
  • [4] Feature-Based Signal Selection for Post-Silicon Debug Using Machine Learning
    Rahmani, Kamran
    Mishra, Prabhat
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (04) : 907 - 915